# A Sub-1V Analog-Assisted Inverter-Based Digital Low-Dropout Regulator with a Fast Response Time at 25mA/100ps and 99.4% Current Efficiency

Bai Nguyen, Nghia Tang, Zhiyuan Zhou, Wookpyo Hong, and Deukhyoun Heo Dept. Electrical Engineering and Computer Science Washington State University Pullman, WA 99164, USA bai.nguyen@wsu.edu

Abstract— To mitigate large voltage droop caused by sub-ns dynamic current transitions in system on chips (SoCs), this paper proposes a fully integrated analog-assisted inverter-based digital low dropout regulator (LDO) to obtain a fast response time with 160mV droop at 25mA/100ps featuring 99.4% current efficiency, and 16mV DC load regulation in sub-1V operating range by using a dynamic-step quantizer and a trip-point controller. The proposed quantizer is implemented with an inverter-based flash ADC to achieve high speed without consuming large power while the trip-point controller corrects the DC error of the inverterbased ADC. Besides, the assistant analog LDO is employed to provide fine-grain regulation and remove ripple from the output voltage.

Keywords—fast transient response; digital low-dropout regulator; analog-assisted digital LDO; inverter-based flash ADC; dynamic-step quantizer

## I. INTRODUCTION

To reduce the number of external passive components and suppress voltage ringing caused by parasitic inductance on power supply rails, fully integrated low-dropout regulators (LDOs) are widely employed in modern SoCs [1]. However, as the switching activity of digital circuits in SoCs tends to generate highly dynamic load current changing within a few hundred ps [2], voltage regulators require an extremely fast response to minimize output voltage  $(V_0)$  droop due to small on-chip output capacitor  $(C_0)$  [3]. Previous high-speed LDOs employ either output drivers with replica biasing [4] or high-side power NMOS with NAND-based control [5]. However, these designs have relatively poor load regulation (e.g. 60mV DC variation of  $V_0$  in [5]). A dual-loop comparator-based architecture [2] improves the load regulation at the cost of low current efficiency (77.5% peak) because of high switching loss at steady state. The LDO with tri-loop control [3] shows 105mV droop against a 10mA load step with 1ns rise time, and this is significantly longer than the load rise time expected in SoCs. In this work, an analog-assisted inverter-based (AA-IB) digital LDO is introduced, featuring a dynamic-step quantizer and trip-point modulator (TPM) to achieve fast response while maintaining high efficiency and power integrity.

Yangyang Tang and Philipp Zhang HiSilicon Technologies Co., Ltd. Shenzhen 518129, China



Fig. 1. System architecture of the proposed LDO

## II. THE PROPOSED LDO

### A. System Architecture of the Proposed LDO

Fig. 1 illustrates the overall architecture of the proposed AA-IB LDO consisting of three loops: a fast digital loop controlled by an IB flash ADC, a slower digital loop operated by a doublebound (DB) digital controller, and a fine analog loop implemented by an assistant low-power analog LDO. Design techniques for flash-ADC based LDO [1], shift-register based LDO [1, 3], and analog LDO [3] are applied to ensure the stability of these loops. The IB flash ADC consists of four IB comparators CMP<sub>0-3</sub>, as shown in Fig. 2. Each CMP<sub>i</sub> is an inverter with its gate biased by  $V_{\rm TB}$  from the TPM, and the input of this comparator is the positive power supply rail of the inverter that is directly connected to  $V_0$  to form a fast feedback path. Different trip points V<sub>TP0-3</sub> of CMP<sub>0-3</sub> are created by different width ratios  $(W_P/W_N)_{0-3}$  of  $M_{P0-3}$  and  $M_{N0-3}$  in Fig. 2. Then,  $V_{\rm O}$  is compared with  $V_{\rm TP0-3}$  to generate a thermometer code C[0:3] that is then inverted and buffered into  $V_G/0:3$  to control the number of turned-on power MOSFETs ( $M_{PD0-3}$ ). Operation of this LDO is explained in detail during both steady state and transient events.



Fig. 2. Circuit implementation of the trip-point controller and dynamicstep quantizer

## B. Steady State of the LDO

In steady state,  $V_G[0:3]$  is settled to one of the thermometer codes shown in Fig. 3 while  $V_{TP0-3}$  are set to respective levels and  $V_O$  is regulated to the target voltage  $V_{AREF}$ .  $M_{PDi}$  is turned on if  $V_{TPi} > V_O$ , or off otherwise. The analog LDO is sized such that the peak value of its output current ( $I_A$ ) is equal to the current of one turn-on  $M_{PDi}$  ( $I_D$ ). For a given number of turn-on  $M_{PD}$ devices ( $N_{on}$ ), the total output current of the LDO is  $I_O = N_{on} \times I_D$  $+ I_A$ , with  $0A < I_A < I_D$ . Because of the continuous nature of  $I_A$ , the LDO can deliver a continuous range of load current between 0A and  $5 \times I_D$  without output voltage ripple in the steady state.



Fig. 3. Dynamic quantization steps

#### C. Dynamic Behavior at Transient Events

When the load current  $I_{\rm L}$  rises (falls),  $V_{\rm O}$  quickly decreases (increases), crosses the trip points below (above)  $V_{\text{AREF}}$  (e.g.  $V_{\text{TP0-2}}$  in Fig. 4 when  $I_{\text{L}}$  rises during a transient event), and changes  $V_{G}[0:3]$ . Accordingly, more of  $M_{PD0-3}$  are turned on (off) to deliver more (less) output current, and Vo stops decreasing (increasing) when  $I_0 > I_L$  ( $I_0 < I_L$ ). Afterward,  $V_0$  cycles around a particular  $V_{\text{TPi}}$  below  $V_{\text{AREF}}$  (e.g.  $V_{\text{TP0}}$  in Fig. 4) as  $V_{\text{G}}[0:3]$ fluctuates between two adjacent values, toggling one of  $M_{PD0-3}$ continuously such that the average  $I_0$  is equal to  $I_{\rm L}$ . At that point, the analog LDO tends to pull up (down)  $V_{\rm O}$  to  $V_{\rm AREF}$  but the stronger digital LDO holds Vo at a lower (higher) level corresponding to the  $N_{on}$  required to deliver new  $I_L$  since  $N_{on}$  is determined by the number of  $V_{\text{TPi}}$  above  $V_{\text{O}}$ . The transient contention between analog and digital loops is resolved by temporarily disabling the analog LDO, and the system decides when to disable the analog LDO based on bit T of the transient detector, which senses the toggling activity of  $V_{\rm G}[0:3]$ . To bring  $V_{\rm O}$  back to  $V_{\rm AREF}$ ,  $V_{\rm TP0-3}$  are then shifted up (down) by the DB digital controller, which increments (decrements) a 12-bit code Q and raises (reduces)  $V_{\text{TB}}$ . Since  $N_{\text{on}}$  is determined by the number of  $V_{\text{TPi}}$  above  $V_{\text{O}}$ ,  $V_{\text{O}}$  is shifted up (down) in accordance with  $V_{\rm TPi}$  to maintain the required  $N_{\rm on}$  until  $V_{\rm O}$  is bounded between V<sub>DREF L</sub> and V<sub>DREF H</sub>. Afterward, the DB digital controller is disabled to hold the code Q and keep  $V_{\text{TPi}}$  levels unchanged. The analog LDO is then enabled to pull  $V_{\rm O}$  to  $V_{\rm AREF}$ and completes the load regulation. In steady state, the analog LDO and the digital LDO together satisfy the required load current, i.e.,  $I_{\rm L} = I_{\rm O} = N_{\rm on} \times I_{\rm D} + I_{\rm A}$ . The current from the analog LDO replaces the fractional current from the toggling  $M_{\rm PDi}$  to fill in the gap between  $N_{on} \times I_D$  and  $I_L$ . Therefore,  $M_{PDi}$  stops toggling, and  $V_0$  is free of ripple. Because the analog LDO can only source a positive current, the two bounds  $V_{\text{DREF H}}$  and  $V_{\text{DREF L}}$  should be lower than  $V_{\text{REFA}}$  so that  $V_{\text{O}}$  will be only pulled up to  $V_{\text{REFA}}$  when the analog LDO is reenabled. By placing  $V_{\text{AREF}}$ above  $V_{\text{DREF H}}$ , this LDO can eliminate the voltage ripple in a similar manner to the digitally-assisted LDO formed by a combination of the comparator and the amplifier in [6].



Fig. 4. A transient example for C[0:3] changing from 0001 to 0111

To assure that none of  $M_{PD0-3}$  toggles in steady state, there should be a sufficiently large margin between  $V_{AREF}$  and adjacent  $V_{\text{TPi}}$  for any C[0:3]. A simple approach to provide this assurance is to increase the quantization step size of  $V_{\text{TP0-3}}$  at the cost of a bigger voltage droop at transient events. To avoid this compromise, a dynamic-step quantizer is proposed as illustrated in Fig. 2 and Fig. 3. The figures show that the step sizes are unequal and dynamically varied with respect to C[0:3] such that the step between  $V_{\text{TP}}$ 's adjacent to  $V_{\text{AREF}}$  is large (eg. 20mV) while those between the other  $V_{\rm TP}$ 's are small (eg. 10mV). This mechanism is realized by the circuit in Fig. 2.  $V_{\text{TB}}$  is adjusted by changing the pullup strength of a self-connected inverter in the TPM, thus shifting  $V_{\text{TP0-3}}$  by the same amount. In this case,  $V_{\text{TB}}$ can be considered as a common adjustable offset for  $V_{\text{TP0-3}}$ . On the other hand,  $M_{Xi}$  and  $M_{Yi}$  are utilized to control the pulldown strength of each inverter in  $CMP_i$ , thus its individual  $V_{TPi}$  level, depending on the status of C[0:3]. Turning on/off these transistors hence dynamically resizes the gap between  $V_{\rm TP}$ 's levels adjacent to  $V_{AREF}$ , and the synthesized step patterns corresponding to different values of C[0:3] are shown in Fig. 3.

## III. MEASUREMENT RESULTS

The proposed LDO has been fabricated in the 130nm CMOS process, and the micrograph of the chip is presented in Fig. 5. To generate a sharp rise/fall edge of  $I_L$ , a tapered inverter chain is employed to quickly switch on/off an on-chip NMOSEFT ( $M_L$ ) used as a load device. Then, the performance of the LDO is verified in the measurement.



Fig. 5. Micrograph of the fabricated chip

The current efficiency of the proposed LDO is depicted in Fig. 6. The LDO achieves fast response without consuming much power thanks to the low-power high-speed IB flash ADC, which draws a small current ranging from  $10 - 90 \mu A$  (depending on levels of  $V_{\text{TPi}}$ , which are determined by the load current) per 4 bits. The current efficiency of this LDO peaks to 99.4% at full load condition.



Fig. 7 shows the measurement results of the transient response at 1V input and 0.8V output. When  $I_L$  drops from 26mA to 1mA in 100ps, the overshoot is clamped to 140mV with 4.5ns response time. In contrast, when  $I_L$  rapidly rises from 1mA to 26mA within 100ps, the voltage droop is limited within 160mV and the respective response time is 5.1ns. In fact, IB comparators of the flash ADC create only 1-ns delay. Nevertheless, most of the total 5.1ns transient response time

resulted from the delay of the buffer from the output of this ADC to the power MOSFET.



Fig. 7. Measured transient response

Table I shows a comparison chart. Regarding transient response testing, previous works have used a long  $T_{EDGE}$  of  $I_L$  in ns range to report a low voltage droop ( $\Delta V_0$ ) and short response time ( $T_{\rm R}$ ) calculated by the following equation:  $T_{\rm R} = \Delta V_{\rm O} \times C_{\rm O} / \Delta I_{\rm L}$ (while ignoring  $T_{EDGE}$ ). In contrast, this work has applied a testing  $T_{EDGE}$  on the order of ps. Besides, the proposed work offers significantly better load regulation compared with [5] (e.g. 16mV vs. 60mV). In addition, significant ripple is generated in [2] (e.g. 28mV) while the proposed LDO is ripplefree in the steady state due to the continuous current delivered by the AA LDO. This mechanism also eliminates the switching loss in power MOSFETs that has been encountered in [2]. On the other hand, pure analog approach in [4] requires a large voltage headroom, thus high operating voltage (e.g. 3.6V input and 1.8V output), making it not suitable for the low-voltage processes utilized in modern SoCs. In contrast, the AA LDO in the proposed architecture only delivers a small fractional output current so it does not require a big overdrive voltage. As a result, the proposed hybrid LDO can work at low input (e.g. 0.83 - 1V) and output (e.g. 0.6 - 0.8V) voltage levels. Besides, the current efficiency and recovery time ( $T_{\text{RECOVER}}$ ) of this work outperform all the others.

## IV. CONCLUSION

This paper presents a fast response analog-assisted digital LDO including three key components: a low-power high-speed IB flash ADC to achieve rapid transient response without compromising the power consumption, a digital controller to correct the DC level of  $V_0$ , and an assistant low-power analog LDO to provide fine-grain regulation and eliminate voltage ripple. To fully validate the speed of the dynamic response, an on-chip load has been implemented to generate a sharp step load

current at a slew rate of 25mA/100ps. In addition, the measurement results show a droop voltage of 160mV and 5.1ns response time. In addition, this LDO demonstrates a high current efficiency, up to 99.4% at full load as well as a small DC voltage variation of 16mV over the whole load range. This proposed structure overcomes the conventional design trade-off among the dynamic speed, power consumption, and power integrity.

## ACKNOWLEDGMENT

This work was supported in part by the U.S. NSF under Grants CNS-1705026, the gift funding from Intel Corporation, and the NSF Center for Design of Analog–Digital Integrated Circuits (CDADIC).

#### REFERENCES

- Y.-J. Lee, et al., "8.3 A 200mA digital low-drop-out regulator with coarsefine dual loop in mobile application processors," ISSCC, San Francisco, CA, 2016, pp. 150-151.
- [2] J. F. Bulzacchelli, et al., "Dual-Loop System of Distributed Microregulators With High DC Accuracy, Load Response Time Below 500 ps, and 85-mV Dropout Voltage," IEEE JSSC, vol. 47, pp. 863-874, 2012.
- [3] M. Huang, Y. Lu, S. P. U, and R. P. Martins, "20.4 An output-capacitorfree analog-assisted digital low-dropout regulator with tri-loop control," ISSCC, San Francisco, CA, 2017, pp. 342-343.
- [4] S. Rajapandian, K. Shepard, P. Hazucha, and T. Karnik, "High-tension power delivery: operating 0.18 μm CMOS digital logic at 5.4V," ISSCC, San Francisco, CA, 2005, pp. 298-599.
- [5] X. Ma, Y. Lu, R. P. Martins and Q. Li, "A 0.4V 430nA Quiescent Current NMOS Digital LDO with NAND-Based Analog-Assisted Loop in 28nm CMOS," ISSCC, 2018, pp. 306-308.
- [6] K. S. Yoon, H.S. Kim, W. Qu, Y.S. Yuk, and G.H. Cho, "Fully-Integrated Digitally-Assisted Low-Dropout Regulator for NAND Flash Memory System," IEEE Trans. Power Electron., vol. 33, pp. 388 - 406, 2017.

| Parameters                           | This work                       | [2]            | [3]          | [4]   | [5]         |
|--------------------------------------|---------------------------------|----------------|--------------|-------|-------------|
| Process                              | 130nm                           | 65nm           | 45nm         | 180nm | 28nm        |
| $\Delta I_L/T_{EDGE}$                | 25mA/100ps                      | 36mA/4ns       | 10mA/1ns     | NA    | 20mA/3ns    |
| $\Delta V_O @ \Delta I_I / T_{EDGE}$ | 160mV                           | 7.6mV          | 105mV        | 180mV | 117mV       |
| TRECOVERY                            | 280 ns                          | NA             | 3us          | NA    | 9us         |
| Load regulation                      | 16mV                            | 9.8mV          | NA           | NA    | 60mV        |
| Total capacitor                      | 800 pF                          | 1.46nF         | 100pF        | 50pF  | 24pF        |
| Input voltage                        | 0.83 – 1V                       | 1.179 – 1.625V | 0.5 – 1V     | 3.6V  | 0.4 - 0.55V |
| Output voltage                       | 0.6 - 0.8V                      | 0.9 – 1V       | 0.45 - 0.95V | 1.8V  | 0.35 - 0.5V |
| Output ripple                        | <b>Ripple-free</b> <sup>†</sup> | 28mV           | NA           | NA    | NA          |
| Current efficiency                   | 99.4%                           | 77.5%          | NA           | 90%   | NA          |

TABLE I. PEFROMANCE COMPARISON OF LDOS

<sup>†</sup> At steady state