# A 25–35 GHz Neutralized Continuous Class-F CMOS Power Amplifier for 5G Mobile Communications Achieving 26% Modulation PAE at 1.5 Gb/s and 46.4% Peak PAE

Sheikh Nijam Ali<sup>®</sup>, *Student Member, IEEE*, Pawan Agarwal<sup>®</sup>, *Member, IEEE*, Srinivasan Gopal<sup>®</sup>, *Student Member, IEEE*, Shahriar Mirabbasi<sup>®</sup>, *Member, IEEE*, and Deukhyoun Heo<sup>®</sup>, *Senior Member, IEEE* 

Abstract—This paper presents a high-efficiency neutralized continuous class-F (CCF) CMOS power amplifier (PA) design technique for millimeter-wave (mmW) 5G mobile communications. A parasitic-aware tuned-load with a high-order harmonicresonance network is proposed to shape the current and voltage waveforms for the CCF PA. At mmW frequencies, the gatedrain capacitance  $(C_{gd})$  creates adverse capacitive loading on harmonic-tuned output load networks. As a result, a CCF PA suffers from compromised power efficiency. To address this, we integrate a transformer with a tunable coupling coefficient between gate-drain of the power-device. This proposed technique allows accurate neutralization of  $C_{gd}$ , reducing detrimental loading effect on harmonic-tuned load while enhancing power efficiency and stability. We fabricated a CCF PA in 65-nm CMOS technology achieving >40% power-added efficiency (PAE) over 33.3% fractional bandwidth (25-35 GHz) and 46.4% peak PAE at 29 GHz. The measured peak saturated output power  $(P_{0,sat})$ is 14.8 dBm at 30 GHz. The PA is tested with 64-quadratureamplitude-modulated signal at a data rate of 1.5 Gb/s. Under this test setup, the PA achieves modulated PAE of 26%/24%/21.4% and average output power ( $P_{o,avg}$ ) of 9.2/8.8/8.6 dBm at 28, 32, and 34 GHz, respectively, while maintaining better than -25 dB of error vector magnitude and -27 dBc of adjacent channel leakage ratio. To the authors' knowledge, this design presents one of the highest reported PAEs among mmW CMOS PAs.

Manuscript received February 22, 2018; revised May 29, 2018 and July 12, 2018; accepted July 17, 2018. Date of publication August 13, 2018; date of current version January 18, 2019. This work was supported in part by the U.S. National Science Foundation under Grants CNS-1564014 and CNS-1705026, in part by the NSF Center for Design of Analog-Digital Integrated Circuits, in part by the Joint Center for Aerospace Technology Innovation, and in part by the Natural Sciences and Engineering Research Council of Canada. This paper was recommended by Associate Editor D. Zito. (*Corresponding author: Deukhyoun Heo.*)

S. N. Ali, S. Gopal, and D. Heo are with the School of Electrical Engineering and Computer Science, Washington State University, Pullman, WA 99163 USA (e-mail: dheo@eecs.wsu.edu).

P. Agarwal was with the Electrical Engineering and Computer Science, Washington State University, Pullman, WA 99163 USA. He is now with MaxLinear Inc., Carlsbad, CA 92008 USA.

S. Mirabbasi is with the Department of Electrical and Computer Engineering, The University of British Columbia, Vancouver, BC V6T 1Z4, Canada. Color versions of one or more of the figures in this paper are available

online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCSI.2018.2860019

Index Terms—5G, CMOS, millimeter wave (mmW), 28 GHz, continuous class-F, inverse class F, power amplifier (PA), mobile communications, cellular, high efficiency, stability, neutralization, phased-arrays, wideband, tunable coupling coefficient, beamforming, tunable transformer, error-vector-magnitude (EVM), MIMO, quadrature-amplitude-modulation (QAM).

# I. INTRODUCTION

WITH the race to millimeter-wave (mmW) fifth generation (5G) wireless technology, implementation of highly power-efficient transceivers has become an important research topic [1]–[6]. Particularly, the design of highefficiency power amplifier (PA) for 5G mobile communications in CMOS technology is in paramount importance as it offers longer battery life and improved thermal management at a low cost in portable devices [7]–[10]. At the same time, a PA with a large bandwidth is highly desirable for 5G mobile communications as it can cover multiple-wideband channels while ensuring robust performances against process-voltagetemperature (PVT) variations [8], [10]–[17].

Harmonically-tuned PAs are often developed to achieve high efficiency. Recently, several high-efficiency tuned mmW PAs have been demonstrated based on class-E [18]–[20] and inverse class-F (class- $F^{-1}$ ) [21], [22] topologies using CMOS and SiGe technologies respectively. However, the reported high efficiency is achieved only over a narrowband range. This limited-band performance is mainly attributed to the inherent architectural limitations associated with narrowband tuned-load based class-E and class- $F/F^{-1}$  PAs. In addition, another work is also reported recently to improve the efficiency over a wide bandwidth at mmW frequencies using continuous class-AB mode [11].

At low-GHz frequencies (0.5-3 GHz), continuous class-F (CCF) PAs show promising high efficiency over one-octave/ multi-octave bandwidth by waveform engineering of the voltage signal at the drain terminal of a standard class-F PA using GaN HEMT devices [23]–[27]. In the context

1549-8328 © 2018 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. Measured power added efficiency (PAE) comparison with recently reported state-of-the-art mmW silicon PAs.

of 5G communication a CCF PA can facilitate multiple advantages. Such as, very high efficiency can be demonstrated thus increasing the battery life of the future smart portable devices. Moreover, high efficiency can be maintained over a large bandwidth therefore supporting high data rates at a high efficiency level. So far, no research effort is presented at mmW frequencies for realizing integrated CCF PA in silicon technologies. This is partly because highly efficient CCF PA design requires precise reactive load mapping at fundamental  $(f_0)$  and  $2^{nd}$  harmonic  $(2f_0)$  bands which is difficult to achieve in silicon technologies due to large parasitic capacitances associated with power device. Specifically, the large C<sub>gd</sub> in deep-submicron CMOS power device creates an undesirable capacitive loading-effect on harmonic-tuned load at drain terminal making it difficult to retain appropriate output load conditions [16], [28]. This effect severely compromises efficiency, degrades stability, and counteracts the benefits of a CCF PA at mmW frequencies. Prior arts reported C<sub>gd</sub> neutralization using cross-coupled capacitors in differential amplifiers [7], [9], [16], [29], while single-ended amplifiers adopted transforms with fixed coupling coefficient [30], [31].

A literature survey of mmW PAs reveals that the concept of harmonic-tuned load network with tunable-neutralization is not reported in high-efficiency modes of PAs such as class-F, class-F<sup>-1</sup>, class-E, etc. In this work, for the first time we present a comprehensive design guideline for practical realization of a CCF PA at mmW frequencies [32]. An in-depth analysis is performed to examine the adverse effect of Cgd on harmonic-tuned load using a deep-submicron CMOS power device. To address the solution, a parasitic-aware resonancebased harmonic-tuned load network and a transformer with a tunable coupling-coefficient are adopted. The operational principle and design methodology with necessary equations are discussed in-depth of the realized transformer. The tunability of the transformer enables accurate neutralization of C<sub>gd</sub> over wideband by mitigating design limitations associated with inaccurate electromagnetic (EM) modeling of the device and interconnect parasitic, and mismatches due to PVT variations. The concept of series-parallel harmonicresonance based tuned-load network in the context of a mmW CCF PA is investigated, and design equations are formulated. These techniques facilitate mapping of the required harmonictuned load at  $f_{\rho}$  (25-35 GHz) while generating the desired reactive load at  $2f_o$  precisely, and a high impedance at the  $3^{rd}$  harmonic  $(3f_o)$ . As a proof-of-concept, a CCF PA is fabricated in a 65-nm CMOS technology which achieves state-of-the-art PAE of 40-46.4% over 33.3% fractional BW at 30 GHz. To demonstrate its capabilities for 5G mobile communications, the PA is tested under 64-QAM signal with 250 MHz of channel-bandwidth (i.e., data- rate of 1.5Gb/s) at 28, 32 and 34 GHz and comprehensive measurement results of large-signal, error vector magnitude (EVM) and adjacent channel leakage ratio (ACLR) are presented. Fig. 1 shows the PAE comparison of the recently reported silicon PAs at mmW frequencies. The proposed CCF PA clearly demonstrates its high-efficiency over wide frequency range compared to recently reported high-efficiency PAs.

This paper is organized as follows. Section II discusses the limiting factors of CCF CMOS PA design at mmW frequencies. The proposed harmonic-tuned load network and  $C_{gd}$  neutralization transformer with tunable coupling coefficient is presented in Section III. Section IV demonstrates the implementation of CCF PA, while the measurement results and comparison are reported in Section V. Finally, the conclusions are summarized in Section VI.

# II. ANALYSIS OF LIMITING FACTORS OF mmW CCF PA

The CCF PA offers a wide range of drain voltage ( $v_{DS}$ ) waveforms which can be manipulated across the desired widebandwidth to maintain high-efficiency. The  $v_{DS}$  is defined as [23],

$$v_{\rm DS}(\theta) = \left(1 - \frac{2}{\sqrt{3}}\cos\theta + \frac{1}{3\sqrt{3}}\cos3\theta\right)(1 - \gamma\,\sin\theta) \quad (1)$$

where,  $\gamma$  is an empirical parameter with a range of,  $-1 < \gamma < 1$ and  $\theta$  is the phase angles of v<sub>DS</sub>. This  $\gamma$  range is essential to maintain positive v<sub>DS</sub> across all angles, otherwise, the drain current of device (i<sub>DS</sub>) will drop to zero resulting dramatic reduction of power efficiency [23]. For  $\gamma = 0$ , it behaves as a standard class-F PA [23], while for all other values of  $\gamma$ (i.e., [-1 to 1, except 0]), the PA can maintain the same power efficiency as a standard class-F. Note that, i<sub>DS</sub> remain



Fig. 2. Normalized drain voltage and current waveforms of a theoretical continuous class-F PA with marking the design range of  $\gamma$  as used in this work.

the same as a standard class-F (i.e., half-wave sinusoidal) for all conditions of drain voltage. Fig. 2 shows the theoretical drain voltage and current waveforms for  $-1 < \gamma < 1$ . The load impedances at fundamental, second and third harmonic bands (i.e.,  $f_o$ ,  $2f_o$  and  $3f_o$ ) for a CCF PA can be written from [24] as,

$$Z_{\text{CCF},f_o} = \frac{2}{\sqrt{3}} R_{\text{CCF}} + j R_{\text{CCF}} \gamma$$
(2)

$$Z_{\text{CCF},2f_o} = 0 - j(\pi/2)R_{\text{CCF}}\gamma$$
(3)

$$Z_{\text{CCF},3f_0} = \infty \tag{4}$$

here, R<sub>CCF</sub> is modeled as an unit resistive element to provide a relation between  $Z_{CCF,fo}$  and  $Z_{CCF,2fo}$ , and this can be obtained from class-B optimum fundamental load impedance [27]. The key to designing a CCF PA is changing the reactive part of the fundamental load  $(Z_{CCF, fo})$  while varying the phase of the  $2^{nd}$  harmonic load (Z<sub>CCF,2fo</sub>) as required by (2) and (3). Notice that, as shown in (3), a CCF PA can alleviate the strict requirement of a secondharmonic short impedance in comparison to a standard class-F mode (i.e.,  $Z_{CCF,2fo}$  is short for  $\gamma = 0$ ), thereby removing the requirements for narrowband resonators at 2<sup>nd</sup> harmonic impedance. As a result, the device and/or interconnect parasitic components can be modeled as an integral part of external harmonic-matching circuits to construct the drain voltage and current waveforms over a large bandwidth while maintaining high-efficiency. This is in part analogous to a class-J mode, which can alleviate the wideband PA performance limitations in a class-B/AB mode [33].

First three harmonic impedances are considered for this work as the inclusion of other high-order (such as,  $4^{\text{th}}$ ) harmonic impedances complicates the load network design while delivering only an incremental improvement of efficiency (theoretically, ~3-4%) [27].

# A. Effect of C<sub>gd</sub> on Harmonic-Tuned Load

Fig. 3 shows the small-signal model of the simplified CCF PA core consisting of net gate-source ( $C_{gs}$ ), drain-source ( $C_{ds}$ ) and gate-drain ( $C_{gd}$ ) parasitic capacitances (intrinsic and extrinsic) of a NMOS transistor used as a power device ( $M_1$ ). The transconductance ( $g_m$ ) and input resistance ( $R_{in}$ ) of  $M_1$ ,



Fig. 3. Simplified small-signal circuit diagram of a CCF PA core to evaluate the loading effect of  $C_{gd}$  on harmonic-tuned load.



Fig. 4. Relations between current density,  $J_{PA}$ ,  $C_{eq}/C_{gd}$  and  $C_{gd}$  for three different widths ( $W_{M1}$ ) of transistor at 30 GHz using 65-nm CMOS.

and load resistance ( $R_L$ ) of the PA are also shown. To analyze the loading effect of  $C_{gd}$  on harmonic-tuned network, the net admittance looking into (i.e., left side) the drain terminal (D) is determined as,

$$Y_{eq} = \frac{\omega^2 R_{in}^2 g_m C_{gs} C_{gd}}{1 + \omega^2 R_{in}^2 C_{gs}^2} + j\omega C_{gd} \left[ 1 + \frac{g_m R_{in}}{1 + \omega^2 R_{in}^2 C_{gs}^2} \right].$$
 (5)

To simplify (5), the term  $\omega^2 R_{in}^2 C_{gs}^2$  can be ignored, since  $\omega^2 R_{in}^2 C_{gs}^2 \ll 1$  at mmW frequency. For example, at 30 GHz for  $C_{gs} = 180$  fF and  $R_{in} = 9.8 \Omega$  (extracted from a 250  $\mu$ m width of M<sub>1</sub> with a current density of 0.13 mA/ $\mu$ m),  $\omega^2 R_{in}^2 C_{gs}^2$  becomes ~0.1. Thus, the equivalent capacitance looking into the drain terminal can be simplified as,

$$C_{eq} \approx C_{gd} [1 + g_m R_{in}]. \tag{6}$$

Notice that,  $C_{eq}$  can be several times larger than  $C_{gd}$  in a practical PA design. To examine the practical range of  $C_{eq}$  in a 65-nm CMOS technology with a drain supply (V<sub>DD</sub>) of 1.1 V, a study is performed using typical NMOS device widths (W<sub>M1</sub>) of 200, 250 and 300  $\mu$ m for mmW powerdevices [7]–[10]. Each device is divided into 4 multipliers while each multiplier consists of 25 fingers. The selected gate width varies between 2 to 3  $\mu$ m with a step of 0.5  $\mu$ m. The g<sub>m</sub>, C<sub>gd</sub> and drain currents (I<sub>D</sub>) are extracted from dc simulation. In addition, S-parameter simulation is performed at 30 GHz to extract R<sub>in</sub>. Fig. 4 shows the current density (J<sub>PA</sub>) versus ratio between C<sub>eq</sub> and C<sub>gd</sub> (i.e., C<sub>eq</sub>/C<sub>gd</sub>). As shown in this plot, for J<sub>PA</sub> of 0.1-0.15 mA/ $\mu$ m,



Fig. 5. Complete circuit diagram of the proposed CCF PA with net device parasitic capacitances ( $C_{gs}$ ,  $C_{gd}$  and  $C_{ds}$ ) in red color, and explicitly showing the used metal layers for components and interconnects in 65-nm bulk CMOS technology.

 $C_{eq}/C_{gd}$  varies between 3 to 3.5. Thus, the loading effect of  $C_{gd}$  at drain terminal is large. Note that, in the final PA prototype,  $J_{PA}$  of 0.13 mA/ $\mu$ m is used to achieve  $P_{out}$  of 14.8dBm while maximizing PAE.

This phenomenon can be viewed as an alternative representation of Miller-effect at drain terminal [34]. Due to this effect, the resonance frequency of tuned-load experiences a downward shift (i.e., at intrinsic current generation plane in Fig. 3) and creates a substantial mismatch in the output tuned-load network. This Cgd effect at drain terminal is substantially intensified in a deep-submicron CMOS technology due to the inability to predict it accurately. Because, the net C<sub>gd</sub> (intrinsic and extrinsic) can vary significantly depending on device interconnect routings, PVT variation, and is not always readily captured by EM-simulation due to complexity and computational overheads. In the context of mmW CCF harmonic-tuned load network, this variation in Cgd can create large deviation of Z<sub>CCF</sub> (in Fig. 3) from its desired value resulting compromised power-efficiency across the design range of  $\gamma$ .

## B. Range of $\gamma$ and Limited Quality Factor of Load Network

As shown in Fig. 2, with the increases of  $\gamma$  from 0 in either direction (+1 or -1), the drain voltage increases by a maximum factor of ~1.7 compared to a standard class-F PA's drain voltage (i.e.,  $\gamma = 0$ ). Recently, reported stateof-the-art CCF PAs are designed using GaN-HEMT technology [23]–[27] which has a relatively large breakdown voltage (typically, 3-4 times of drain supply) and thereby GaN device does not experience reliability issue. In contrast, the deep-submicron CMOS devices pose long-term reliability concerns due to oxide-degradation and breakdown under largesignal operation. Therefore, for robust long-term operation of a PA in deep-submicron CMOS technology, maximum tolerable stress across oxide of a device should be considered in the initial design goals. In this work, we used 65-nm CMOS technology and the maximum tolerable dc stress across gate-drain (oxide) to ensure less than 0.01% failure over 10 years at 125°C is approximately 1.35 times of supply voltage (V<sub>DD</sub>). This is determined using time-dependent dielectric breakdown (TDDB) and hot carrier injection (HCI) analysis as performed in [35]. Under this constraint, a reduced range of  $\gamma$  (i.e.,  $|\gamma| \le 0.4$ ) is considered to realize the CCF PA. This range translates into an achievable fractional bandwidth of 40% (i.e., 0.8/2 = 0.4) which is sufficient for 5G mobile communications [4], [6].

The low-quality factor (Q) of on-chip passive components at mmW frequencies poses another limiting factor to fulfill the low resistive (theoretically zero) load condition at  $2f_o$  band as stated in (3). Although, in practice, loss is unavoidable in the output load-network, but it can be reduced to a tolerable level by judicially designing the harmonic-tuned network. For example, the device and interconnect parasitic components can be modeled as a main building parts of the harmonic-tuned load. This can simplify the CCF PA's load design and reduce the total number of external passive components, as a result, overall high-Q, and subsequently high power-efficiency in the output-load network can be achieved.

### III. PROPOSED CCF PA

Fig. 5 shows the complete circuit diagram of the proposed CCF PA. Device parasitic capacitances ( $C_{gs}$ ,  $C_{gd}$  and  $C_{ds}$ ) and the used metal layers in 65-nm CMOS technology are shown in the schematic. The output load consists of a harmonic-tuned network for  $2f_o$  and  $3f_o$  bands, and a LC matching network for  $f_o$  band. A transformer with a tunable coupling-coefficient is integrated between drain and gate terminal to neutralize the adverse effects of  $C_{gd}$ . The input matching network consists of a LC matching circuit and the gate is biased through a resistor ( $R_g$ ).

## A. Series-Parallel Harmonic-Tuned Load Network

A series-parallel resonance network at the drain terminal of the power device  $(M_1)$  is realized using  $C_{ds}$ ,  $L_d$ ,  $L_2$  and  $C_2$ ,



Fig. 6. (a) Simplified schematic of the series-parallel harmonic-tuned load network, (b) normalized  $Im[Z_{SP}]$  across normalized frequency, (c) relationship between *m* and  $Im[Z_{SP}]$ .



Fig. 7. (a) Simplified circuit diagram of the output load network including LC matching circuit, (b) Normalized Im[Z<sub>CCF</sub>] across frequency to show the achieved phase relationship in reactive components as required by (2) and (3).

as shown in Fig. 6(a). A series resonance at  $2f_0$  is created from L<sub>2</sub> and C<sub>2</sub> while simultaneously a parallel-resonance is obtained using L<sub>d</sub> and C<sub>ds</sub> at  $2f_0$ . Looking right to the drain terminal (node D), the combination of these two resonance networks (Z<sub>SP</sub>) provides an inductive impedance with moderate magnitude at  $f_0$ , a low impedance at  $2f_0$ , and a high impedance at  $3f_0$  bands as summarized in Fig. 6(b). In the context of load network of a CCF PA, realizing such a network has two-fold advantages. First, it allows to achieve the proper phase variation of Im[Z<sub>CCF</sub>] at  $2f_0$  band with  $\gamma$  (positive to negative) by changing it from a capacitive to an inductive load. Second, a high impedance condition at  $3f_0$  band is obtained. A closed-form for Z<sub>SP</sub> using C<sub>ds</sub>, L<sub>d</sub>, L<sub>2</sub> and C<sub>2</sub> is derived as,

$$Z_{\rm SP} = \frac{j\omega L_{\rm d}(\omega^2 L_2 C_2 - 1)}{\left[(\omega^2 L_2 C_2 - 1)(1 - \omega^2 L_{\rm d} C_{\rm ds}) + \omega^2 L_{\rm d} C_2\right]}.$$
 (7)

Here, L<sub>d</sub>, L<sub>2</sub> and C<sub>2</sub> are defined as,

$$L_{d} = \frac{1}{4\omega_{o}^{2}C_{ds}}$$
(8)

$$L_2 = \frac{1}{4\omega_o^2 C_2} \tag{9}$$

$$C_2 = mC_{ds} \tag{10}$$

where,  $\omega_o$  is the center frequency and *m* is a multiplication factor which is used as a tool to control the slope of the Im[Z<sub>SP,2fo</sub>], and so Im[Z<sub>CCF,2fo</sub>]. Fig. 6(c) shows the variations of Im[Z<sub>SP,2fo</sub>] for a range of m = 0.8 to m = 1.2 with a step of m = 0.1. Notice that, the values of L<sub>d</sub>, L<sub>2</sub> and C<sub>2</sub> are derived from C<sub>ds</sub>. Therefore, the harmonic-tuned load network can be realized very close to the intrinsic current generation plane (in Fig. 3). This significantly reduces mismatch concerns associated with impedance shift from the intrinsic current generation plane [23], [25].

A single-stage LC matching circuit after the series-parallel tuned network is considered to match the fundamental impedance while creating minimal influence on  $2^{nd}$  and  $3^{nd}$  harmonic load. Fig. 7(a) shows the simplified circuit diagram of the output load network including LC matching circuit for  $f_o$  band. The equivalent  $Z_{LC}$  can be derived as,

$$Z_{LC} = \frac{R_L}{1 + R_L^2 \omega^2 C_{mo}^2} + j \frac{\omega \left[ L_{mo} - R_L^2 C_{mo} + \omega^2 C_{mo}^2 R_L^2 L_{mo} \right]}{1 + R_L^2 \omega^2 C_{mo}^2}.$$
(11)

As shown in (7), the real part of the  $Z_{SP}$  is zero while it produces relatively small reactive component at  $f_o$ . Therefore, for the purpose of simplicity we can consider (2) and (11) are roughly equal at  $f_o$ . By equating real and imaginary parts of (2) and (11), closed-form equations for  $C_{mo}$  and  $L_{mo}$  are evaluated for  $f_o$  band as,

$$C_{\rm mo} \approx \frac{1}{\omega R_{\rm L}} \sqrt{\frac{\sqrt{3}R_{\rm L}}{2R_{\rm CCF}}} - 1 \tag{12}$$

$$L_{\rm mo} \approx \frac{R_{\rm CCF}}{\gamma \omega} + \frac{2R_{\rm CCF}}{\sqrt{3}\omega} \sqrt{\frac{\sqrt{3}R_{\rm L}}{2R_{\rm CCF}}} - 1.$$
(13)

The net  $Z_{CCF}$  in Fig. 7(a) can be determined by summing (7) and (11) as  $Z_{SP}$  and  $Z_{LC}$  are connected in series. In the final PA design, load-pull simulation is performed to



Fig. 8. Simplified circuit diagram of the tunable  $C_{gd}$  neutralization network using transformer feedback gate-drain neutralization with the layout details of the tunable transformer in 65-nm CMOS technology [32] [drawn not to scale].

determine Re[Z<sub>CCF, fo</sub>]. This provides the value of R<sub>CCF</sub> and using (12) and (13), the design value of L<sub>mo</sub> and C<sub>mo</sub> can be determined for a practical load value of R<sub>L</sub> =  $50\Omega$ .

Fig. 7(b) shows the normalized Im[ $Z_{CCF}$ ] across normalized frequency. At  $f_o$  band, with the change in  $\gamma$  (positive to negative), Im[ $Z_{CCF,fo}$ ] moves from inductive to capacitive load. In contrast, at  $2f_o$  band, as  $\gamma$  changes (positive to negative), Im[ $Z_{CCF,2fo}$ ] propagates from capacitive to inductive load. Therefore, the necessary phase conditions of reactive components in (2) and (3) to realize a CCF load network are achieved. On the other hand, the appropriate selection of L<sub>mo</sub>, C<sub>mo</sub>, *m*, and C<sub>ds</sub> values play role to maintain the required ratios of real and reactive parts of  $Z_{CCF,fo}$  and  $Z_{CCF,2fo}$  in (2) and (3) (i.e., Im[ $Z_{CCF,fo}$ ]/ Re[ $Z_{CCF,fo}$ ] and Im[ $Z_{CCF,2fo}$ ]/ Re[ $Z_{CCF,fo}$ ]).

#### B. Tunable-Neutralization Network

A gate-drain transformer feedback neutralization technique is adopted using L<sub>d</sub> and L<sub>g</sub> as shown in Fig. 8. This transformer creates an additional path from output to input which has the same magnitude response, but opposite phase response compared to the existing feedback path [36]. Hence, the net result creates the neutralization of Cgd effect. Since  $L_d$  is already a part of the output load network, no extra area is required, while Lg can appropriately be modeled as part of an input matching network. To alleviate the modeling inaccuracies of Cgd at mmW frequencies, a transformer with a tunable coupling coefficient  $(k_{tune})$  is adopted [36]. The prior work [36] is focused on frequency reconfigurable class-AB PA while this work is solely based on highefficiency CCF PA. The integration of the tunable transformer in high-efficiency CCF PAs is not covered by prior stateof-the-arts. This transformer-based neutralization can significantly reduce the detrimental effect of Cgd on harmonic-tuned load thus facilitating minimal frequency shift of output resonance network. Further, the tunability in transformer can help

to reduce the effect of any undesirable change in total  $C_{gd}$  due to inaccurate EM modeling or PVT variations by adjusting the value of  $k_{tune}$  during measurement. This tunability is realized through the tunable operation of  $L_d$  and  $L_g$ . The complete layout of the transformer in a 65-nm CMOS technology is shown in Fig. 8. An ultra-thick top metal layer (ML9) is used to design  $L_d$  and  $L_g$  for a higher quality factor, while the switched substrate-shield bottom plate coil is realized using a lower-most metal layer (ML1). To neutralize the effect of  $C_{gd}$ perfectly in a single-ended CMOS PA, the tunable couplingcoefficient can be written from small-signal model of circuit in Fig. 8 as [36],

$$k_{tune} = \frac{C_{gd}}{C_{gs} + C_{gd}} \sqrt{\frac{L_{d,os}}{L_{g,os}}}$$
(14)

where, subscript "os" is defined as various operating states of  $L_d$  and  $L_g$  with respect to control voltage,  $V_{SW}$ .

The switched substrate-shield layout technique is used to tune the inductance of L<sub>g</sub> and L<sub>d</sub> [37]. The induced magnetic current ( $i_b$ ) flow created from L<sub>d</sub> and L<sub>g</sub> in bottom plate coil (L<sub>b</sub>) is controlled by V<sub>SW</sub>, which modifies the total magnetic flux in the system resulting a net change in L<sub>d</sub> and L<sub>g</sub>. Since (L<sub>d,os</sub>, L<sub>g,os</sub>) =  $f(V_{SW})$  and k<sub>tune</sub> =  $f(L_{d,os}, L_{g,os})$ , hence, k<sub>tune</sub> =  $f(V_{SW})$ . Therefore, by controlling V<sub>SW</sub> a range of coupling-coefficient can be generated from the transformer.

The operation of the transformer can be separated into two distinct modes depending on the states of the MOSFET switch connected in the bottom plate coil. When  $M_{SW}$  is tuned-on (i.e.,  $V_{SW} = 1V$ ), the bottom plate coil forms a closed loop through the switch, thus decreasing the equivalent inductance in  $L_d$  and  $L_g$ . As a result, a net increase in coupling coefficient is obtained. The coupling-coefficient during on-state is defined as,

$$k_{\text{tune,on}} = \frac{M_{\text{tune,on}}}{\sqrt{L_{\text{d,on}}L_{\text{g,on}}}}$$
(15)

where,  $M_{tune,on}$  is the mutual inductance between  $L_d$  and  $L_g$  during on-state.

In contrast, during  $M_{SW}$  is turned-off (i.e.,  $V_{SW} = 0V$ ), the bottom plate coil is open, and the transformer acts akin to a conventional transformer with substrate-shielding. Therefore there is no change in  $L_{d,off}$ ,  $L_{g,off}$ , and  $k_{tune,off}$ . Closed form design equations for the transformer are summarized from [36] in Table I for both on and off-state of  $M_{SW}$ . Here,  $k_{bg}$  and  $k_{bd}$  are the coupling-coefficient between ( $L_g$ ,  $L_b$ ) and ( $L_d$ ,  $L_b$ ) respectively. The  $M_{SW}$  is modeled as an equivalent resistance of  $R_{sw,on}$  during on-state while off-state is modeled as an equivalent capacitance of  $C_{sw,off}$ . The loss elements of the  $L_g$ ,  $L_d$  and  $L_b$  are modeled as  $r_g$ ,  $r_d$  and  $r_b$ . In simulation, the values of  $R_{sw,on}$ ,  $C_{sw,off}$  and  $r_b$  are roughly 2.2 $\Omega$ , 170fF and 0.6 $\Omega$  respectively. The design methodology and equivalent circuits of the transformer in both on and off-states of  $M_{SW}$ can be found in [36].

However, the operation of transformer is not exclusively limited to these two modes (on and off). More accurately, it can be operated in a continuous way between completely on and off modes based on the  $V_{SW}$  of the control switch. As a result, a continuous set of coupling-coefficient values can be

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | M <sub>SW</sub> = ON<br>V <sub>SW</sub> = 1 V                                                                                                            | $M_{SW} = OFF$<br>$V_{SW} = 0 V$ |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|--|--|--|
| L <sub>d</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $\frac{L_{d}[1-\frac{k_{bd}^{2}}{1+\left(\frac{R_{sw,on}+r_{b}}{\omega L_{b}}\right)^{2}}]$                                                              | $\approx L_{d}$                  |  |  |  |  |
| L <sub>g</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $\frac{L_{g}\left[1-\frac{k_{bg}^{2}}{1+\left(\frac{R_{sw,on}+r_{b}}{\omega L_{b}}\right)^{2}}\right]}{1+\left(\frac{R_{bg}}{\omega L_{b}}\right)^{2}}$  | $\approx L_{g}$                  |  |  |  |  |
| r <sub>d</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $r_{d} + \left(\frac{k_{bd}^{2}(R_{sw,on} + r_{b})\left(\frac{L_{d}}{L_{b}}\right)}{1 + \left(\frac{R_{sw,on} + r_{b}}{\omega L_{b}}\right)^{2}}\right)$ | $pprox \mathbf{r}_{\mathrm{d}}$  |  |  |  |  |
| ľ <sub>g</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $r_{g} + \left(\frac{k_{bg}^{2}(R_{sw,on} + r_{b})\left(\frac{L_{g}}{L_{b}}\right)}{1 + \left(\frac{R_{sw,on} + r_{b}}{\omega L_{b}}\right)^{2}}\right)$ | ≈ r <sub>g</sub>                 |  |  |  |  |
| M <sub>tune</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $M_{tune} + \left(\frac{ k_{bg}k_{bd} \sqrt{L_gL_d}}{1 + \left(\frac{R_{sw,on} + r_b}{\omega L_b}\right)^2}\right)$                                      | $\approx M_{tune}$               |  |  |  |  |
| 140<br>120<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$<br>$L_{d}$ |                                                                                                                                                          |                                  |  |  |  |  |

TABLE I Design Equations of the Tunable-*K* Transformer

Fig. 9. EM simulation results of  $L_d,\,L_g,\,Q_d,\,Q_g$  across frequency for  $M_{SW}$  is turned-on and off.

Frequency (GHz)

V<sub>SW</sub> = 0V (Solid)

40 50 60 70 80 90 100

obtained between the extremes of  $k_{tune,on}$  and  $k_{tune,off}$ . This provides a great flexibility to designers, since a wide set of  $k_{tune}$  values can be selected based on specific performance requirements during on-chip PA measurements.

The EM simulation results of the transformer using ADS Momentum tool are depicted in Fig. 9 and 10. At 30 GHz, the off-state ( $V_{sw} = 0$  V),  $L_{d,off} = 76$  pH,  $L_{g,off} = 105$  pH and  $M_{tune,off} = 18.1$ pH produces  $k_{tune,off} = 0.202$  while at on-state ( $V_{sw} = 1$  V),  $L_{d,on} = 71$  pH,  $L_{g,on} = 100$  pH



Fig. 10. EM simulation results of k<sub>tune</sub>, Q<sub>d</sub> and Q<sub>g</sub> across V<sub>SW</sub> at 30 GHz.



Fig. 11. Simulation results of S-parameter with and without neutralization.

and  $M_{tune,on} = 23.6$  produces  $k_{tune,on} = 0.28$ . This provides a 38% change in the coupling-coefficient ( $\Delta k_{tune}$ ) as shown in Fig. 10. To neutralize the effect of C<sub>gd</sub> properly during measurement, the appropriate  $k_{tune}$  value can be selected from the above-mentioned range.

# IV. IMPLEMENTATION OF CCF PA

A 65-nm CMOS technology is used to implement the proposed PA. Modeling of active devices, especially in a PA where the device size is typically large, plays a key role in ensuring overall achievable performance. To meet power requirements effectively, a large device is generally divided into several unit cells, and finger size is restricted to a certain width to minimize the parasitic gate capacitance and resistance. A device width of  $W_{tot} = 281.6 \ \mu m$  is selected for M<sub>1</sub> and divided into four power cell units to reduce parasitic capacitances while maximizing  $f_{\text{max}}$  [12]. Each cell unit consists of 32 fingers with a finger width of 2.2  $\mu$ m each. A drain supply of V<sub>DD</sub> = 1.1 V is used. To apply this proposed single-ended PA in mmW transceiver designs, the effects of the non-ideal AC ground need to be incorporated in the PA design. To make a solid AC ground, thick and wider stack of metals can be used. Further, the nonideal AC ground effects need to be carefully characterized using 2.5D/3D EM simulation tools. In simulation, this device supports a 1-dB compression output power of greater than  $P_{o,1dB} = 14$  dBm, while providing a gain of more than 11 dB in the design frequency band (25-35 GHz). The unit cell's extrinsic interconnect parasitic components (resistances,



Fig. 12. Simulation results of Rollett's stability factor with and without neutralization.



Fig. 13. EM simulation results of the complete output tuned load network of CCF PA (circuit in Fig. 5) [32].



Fig. 14. Smith chart plot (normalized to  $50\Omega$ ) of the EM simulation results of  $Z_{CCF}$  (circuit in Fig. 5).

capacitances, inductances) are also captured using the ADS Momentum EM simulation tool. The resulting model consists of extrinsic parasitic capacitances { $C_{gs}$ ,  $C_{gd}$ ,  $C_{ds}$ ,  $C_{gb}$ ,  $C_{db}$ }; gate, drain and source terminal resistances { $r_g$ ,  $r_d$ ,  $r_s$ }, and interconnect inductances in bottom metal layers of ML1, ML2, ML3 and ML4. Moreover, this EM simulation is extended to the input-output matching and source ground plane in UTM



Fig. 15. Comparison of simulated PAE and  $P_{0}$  with a CCF load and a load without  $L_{2}$  and  $C_{2}.$ 



Fig. 16. Simulated (a) drain voltage ( $v_{DS}$ ) and current ( $i_D$ ) waveforms at node D (circuit in Fig. 5) for input power, Pin = 7 dBm [32] and (b) drain voltage and current harmonic contents at 29, 58 and 87GHz.

layer (ML9) to account for via parasitic. The simulated net parasitic capacitates are,  $C_{gs} = 230$  fF,  $C_{gd} = 80$  fF, and  $C_{ds} = 145$  fF. This provides an initial value of  $k_{tune} = 0.22$ .

A fundamental real load of 14.9  $\Omega$  at 30 GHz is determined using load-pull simulation from 54.8% PAE and 14.9 dBm P<sub>o</sub> contours [33]. Recently reported silicon PAs for 28 GHz 5G mobile communications present peak P<sub>o</sub> of 14-15 dBm for each PA based on 8/16-element phased-arrays [7]–[9]. As a result, the design goal of P<sub>o</sub> for this work is well-suited for 5G mobile communications. We also note that the output power level of the CCF PA can be further increased by adopting a differential configuration with the tunable neutralization transformer. This may also help to improve the PAE because



Fig. 17. Simulated PAE and  $P_0$  at input power, Pin = 7 dBm.



Fig. 18. Die microphotograph of the CCF PA in 65-nm CMOS.



Fig. 19. Measured S-parameters for two different setting of  $V_{SW}$ , (a) 20-90GHz, (b) zoom-in plot for in band frequencies.

differential configuration supports higher harmonic tuned loadline thus producing reduced loss from load-line. Further to increase the gain a driver stage can be included.



Fig. 20. Measured large-signal results across frequency [32].



Fig. 21. Large-signal results across input power at 29 GHz [32].

The simulated total output load-line loss is ~0.85dB at 30GHz and the major contribution of this loss comes from the output LC impedance transformation network which is ~0.48dB. The mapping of  $Z_{CCF, fo}$  and  $Z_{CCF, 2fo}$  for the design range of  $\gamma$  (-0.4 to 0.4) are calculated from (2) and (3), and the corresponding L<sub>2</sub>, C<sub>2</sub>, L<sub>mo</sub> and C<sub>mo</sub> are evaluated using (9)-(10) and (12)-(13). Fig. 11 and 12 show the simulation results of reverse isolation  $(S_{12})$ , forward gain (S<sub>21</sub>) and Rollett's stability factor (K<sub>stab</sub>) [38] with and without neutralization versus frequency. Without neutralization, S21 and S12 show detuned matching and reduced performance. In addition,  $K_{stab}$  is less than one (i.e.,  $K_{stab} < 1$ ) in the design range of the CCF PA (i.e., 25-35 GHz). Therefore, for this specific setup, the PA is unstable and cannot be practically used. On the other hand, with neutralization, the PA is unconditionally stable for all frequency while showing about 3 dB (maximum) improvement in S<sub>21</sub> and about 10-15 dB improvement in S12 at 25-35 GHz. In the band of interest Kstab is about 4 with neutralization. Therefore, a robust operation with improved performance of CCF PA can be obtained using the proposed design technique.

The EM simulated frequency response of  $Z_{CCF}$  is depicted in Fig. 13 across 20-110 GHz. With the change of Im[ $Z_{CCF,fo}$ ], the Im[ $Z_{CCF,2fo}$ ] satisfies the required phase change condition as given by (2) and (3). The Smith-chart representation of the  $Z_{CCF}$  is also shown in Fig. 14, while specifying  $f_o$ ,  $2f_o$  and  $3f_o$  bands. Fig. 15 shows the simulation results of PAE and P<sub>o</sub> between a CCF harmonic tuned load and a non-harmonic tuned load. For the non-harmonic tuned load, we removed L<sub>2</sub> and C<sub>2</sub>, and re-tuned the load-line. As shown in Fig. 15, the PAE of CCF with harmonic tuned



Fig. 22. Modulated-signal (64-QAM, 250 MHz of bandwidth, i.e., 1.5 Gb/s) measurement setup.



Fig. 23. Measured EVM and ACPR at 28 GHz across average output power for 64-QAM, 250 MHz BW signal.



Fig. 24. Measured modulated PAE at 28 and 34 GHz across average output power for 64-QAM, 250 MHz BW (1.5 Gb/s) signal.

load is 6-10% higher across 24-36GHz compared to that of CCF with non-harmonic tuned load.

The drain voltage and current waveforms from post-layout simulation results are plotted in Fig. 16(a), where the voltage waveforms are shown for  $\gamma = -0.4$ , 0 and 0.4. Also, the simulated drain voltage and current harmonic contents at 29, 58 and 87GHz are shown in Fig. 16(b). Fig. 17 shows the simulation results of the PAE and P<sub>o</sub> across  $\gamma$  (-0.4 to 0.4). These results are presented using V<sub>SW</sub> = 0.35 V, the same condition used in Fig. 11 and 12 to shows the S-parameters and K<sub>stab</sub> results. As it is seen that, PAE is high across  $\gamma$ , showing 39-47.8% of PAE while maintaining 13.8-15 dBm of P<sub>o</sub>.

TABLE II SUMMARY OF MEASUREMENT RESULTS FOR 64-QAM SIGNAL WITH 250 MHz OF CHANNEL BANDWIDTH (1.5Gb/s)

| Parameters<br>@ -25 dB<br>EVM | fc = 28 GHz | fc = 32 GHz | fc = 34 GHz |
|-------------------------------|-------------|-------------|-------------|
| P <sub>0,avg</sub> (dBm)      | 9.2         | 8.8         | 8.6         |
| Modulated<br>PAE (%)          | 26          | 24          | 21.4        |
| ACLR (dBc)                    | -27         | -28         | -27.8       |

## V. EXPERIMENTAL RESULTS

The die microphotograph of the proposed CCF PA in a 65-nm CMOS is shown in Fig. 18, and the chip occupies an active area of 0.12 mm<sup>2</sup> only (total area with pads is 0.32 mm × 0.6 mm). A Cascade Summit 11000/12000 on-wafer probing station with Keysight PNA-X N5247A and E8257 are used to characterize the PA's small-signal. The measured S-parameters are shown in Fig. 19 for two different setups of V<sub>SW</sub> (i.e., k<sub>tune</sub>). Here, Fig. 19(a) depicts the measured S-parameter results up to 90 GHz while Fig. 19(b) represent the zoom-in results for in-band frequencies (20-40 GHz). In first setup ( $V_{SW} = 0V$ ) the PA shows a downward frequency shift (i.e., about 6 GHz) in matchings while producing reduced S<sub>21</sub> and S<sub>12</sub>. While in second setup  $(V_{SW} = 0.33 \text{ V})$  the PA results an improved performance with near-flat S<sub>21</sub> and better than -30 dB of S<sub>12</sub> across 25-35 GHz. This later setup is used to characterize the PA's large-signal performances. Also, in the initial circuit (simulation) V<sub>SW</sub> was 0.35V for optimum performance design which is slightly higher than the actual measurement setup.

Fig. 20 depicts the measured large-signal performances across 24-36 GHz. The measured PAEs and  $P_os$  are shown for both  $V_{SW} = 0$  and 0.33 V. More than 40% measured PAE is achieved from 25-35 GHz while attaining 46.4% peak PAE at 29 GHz. On the contrary, the measured PAE for  $V_{SW} = 0$  V shows about 5-8% degradation while delivering 0.4-0.6dB

TABLE III Performance Comparison With Recently Reported State-of-the-Art MMW Silicon PAs

| References       | T<br>(1 | ech.<br>1m) | Freq.<br>(GHz) | PAE <sub>sat</sub><br>(%) | >40% PAE <sub>sat</sub><br>BW (GHz) | Gain<br>(dB) | P <sub>0,1dB</sub><br>(dBm) | P <sub>o, sat</sub><br>(dBm) | V <sub>DD</sub><br>(V) | Active<br>Area<br>(mm²) | Architecture                       |
|------------------|---------|-------------|----------------|---------------------------|-------------------------------------|--------------|-----------------------------|------------------------------|------------------------|-------------------------|------------------------------------|
| This<br>Work     |         | 65          | 29             | 46.4                      | 10<br>(25 –35GHz)                   | 10           | 13.2                        | 14.75                        | 1.1                    | 0.12                    | 1-stage<br>Continuous<br>Class-F   |
| TMTT'14<br>[18]  | CMOS    | 45<br>SOI   | 47             | 34.6                      | -                                   | 13           | _                           | 17.6                         | 2.4                    | 0.12                    | 1-stage<br>Class-E                 |
| RFIC'14<br>[19]  |         | 45<br>SOI   | 18             | 43.7                      | -                                   | 12           | 11.3                        | 15                           | 1.8                    | 0.62**                  | 1-stage, Diff.<br>2-Stack, Class-E |
| JSSC'16<br>[9]   |         | 28          | 30             | 35.5                      | -                                   | 15.7         | 13.2                        | 14                           | 1.0                    | 0.16                    | 2-Stage<br>Differential            |
| TMTT'16<br>[7]   |         | 28          | 28             | 43.3                      | -                                   | 10           | 14                          | 14.8                         | 1.1                    | 0.28                    | 1-stage<br>Differential            |
| TMTT'18<br>[36]  |         | 65          | 28             | 40.1                      | -                                   | 8.9          | 13.6                        | 14.4                         | 1.1                    | 0.11                    | 1-Stage<br>Class-AB                |
| RFIC'11<br>[40]  |         | 65          | 19             | 25.6                      | -                                   | 22           | -                           | 23.8                         | 2.4                    | 0.96                    | 2-Stage<br>1-Stack                 |
| MWCL'15<br>[43]  |         | 65          | 23.5           | 19.3                      | -                                   | 10.2         | 23.9                        | 26.1                         | 2.4                    | 0.64                    | 1-Stage<br>1-Stack                 |
| RFIC'12<br>[15]  |         | 45          | 42.5           | 34                        | -                                   | 9.5          | -                           | 18.5                         | 2.7                    | 0.3                     | 1-Stage<br>2-Stack                 |
| RFIC'12<br>[20]  |         | 32          | 60             | 30                        | -                                   | 10           | _                           | 12.5                         | 0.9                    | 0.61**                  | 1-Stage<br>Class-E                 |
| JSSC'13<br>[42]  |         | 40          | 60             | 30.3                      | -                                   | 17           | 13.8                        | 17                           | 1.0                    | 0.074                   | 3-Stage<br>Differential            |
| RFIC'12<br>[41]  |         | 65          | 24             | 29                        | -                                   | -            | -                           | 18                           | 1.2                    | 0.91                    | 2-Stage<br>Differential            |
| RFIC'17<br>[10]  |         | 28          | 43             | 24.2                      | -                                   | 20.8         | 13.4                        | 16.6                         | 0.9                    | 0.16                    | 2-Stage<br>Differential            |
| MWCL'17<br>[45]  |         | 55          | 66             | 12.5                      | -                                   | 23.8         | 20                          | 23.4                         | 3                      | 0.17                    | 2-stage Cascode<br>Four-way        |
| ISSCC'17<br>[46] |         | 55          | 80             | 23                        | -                                   | 21           | 18                          | 19                           | 2.3/1.8                | 0.24**                  | 2-Stage<br>Differential            |
| JSSC'16<br>[21]  |         | 130         | 24             | 50                        | 4.5                                 | 21           | 16                          | 18                           | 2.3                    | 0.6**                   | 2-stage<br>Class-F <sup>-1</sup>   |
| TMTT'17<br>[11]  | SiGe    | 130         | 28             | 35.5                      | -                                   | 15.3         | 15.5                        | 18.6                         | 3.6                    | 0.45**                  | 1-stage<br>Class-AB                |
| JSSC'14<br>[39]  |         | 130         | 41             | 36                        | -                                   | 21.2         | _                           | 18.1                         | 2.4                    | 0.49**                  | 1-stage<br>Class-E                 |
| BCTM'11<br>[44]  |         | 120         | 45             | 30.8                      | -                                   | 7.8          | _                           | 14.75                        | 2.4                    | 0.27**                  | 1-stage<br>Class-B                 |
| CICC'15<br>[22]  |         | 130         | 28             | 42                        | 1.5                                 | 21.2         | 15                          | 16.5                         | 2.4                    | 0.52                    | 2-stage<br>Class-F <sup>-1</sup>   |
| ISSCC'17<br>[13] |         | 130         | 28             | 20.3                      | -                                   | 18.2         | 15.2                        | 16.8                         | 1.5                    | 1.76**                  | 2-Stage<br>Doherty                 |
| ISSCC'17<br>[13] |         | 130         | 37             | 22.6                      | -                                   | 17.1         | 15.5                        | 17.1                         | 1.5                    | 1.76**                  | 2-Stage<br>Doherty                 |

\*\*Total area (including pads)

lower  $P_o$ . This is due to the non-optimal neutralization of  $C_{gd}$ . This also confirms the benefits of the accurate neutralization using the proposed tunable neutralization. In addition, output

power ( $P_o$ ) of >14 dBm from 25-35 GHz is measured. A saturated peak output power of 14.8 dBm is measured at 30 GHz. Fig. 21 depicts the measured and simulated PAE,



Fig. 25. Measured EVM and ACLR waveforms at center frequencies (fc) of (a) 28, (b) 32 and (c) 34 GHz for 64-QAM, 250 MHz BW signals.

 $P_o$  and gain at 29 GHz to demonstrate its performances with input power ( $P_{in}$ ).

To evaluate the large-signal performances of the PA with modulated signal, the prototype is tested under 64-QAM, 250 MHz (i.e., data-rate of 1.5Gb/s) signal at 28, 32 and 34 GHz. The measurement setup is shown in Fig. 22. The baseband modulated signal is generated using Keyshight M8190A arbitrary waveform generator (AWG) and Keysight Signal Studio software while the baseband signal is up-converted with the help of Keysight E8267D PSG vector signal generator. The amplified modulated signals are demodulated using Keysight UXA N9040B signal analyzer and Keysight 89600 vector signal analyzer (VSA) software. Fig. 23 shows the measured error-vector-magnitude (EVM) and adjacent channel leakage ratio (ACLR) results at 28 GHz across average output power (Po,avg). Further, the PAE results are shown in Fig. 24 at 28 and 34 GHz for a 64-QAM with 250 MHz of BW. At 28 GHz, the PA shows about 26% PAE with 9.2 dBm of Po, avg. This result corresponds to -25 dB of EVM and -27 dBc of ACLR.

The measured waveforms of EVM and ACLR at 28, 32 and 34 GHz are shown in Fig. 25. All the waveforms are captured for 64-QAM signal with 250 MHz of BW. The measured large-signal results for modulated-signal at 28, 32 and 34 GHz are summarized in Table II.

The performance comparison with state-of-the-art tuned mmW PAs in silicon technologies is summarized in Table III. The reported PA shows highest reported PAE of 46.4% among CMOS technology at 29 GHz to date. Also, this is the first demonstration of >40% PAE over a bandwidth of at least 10 GHz among mmW CMOS and SiGe PAs. To fairly evaluate the area effetiveness in comparison to differential stucture with cross-copupled neutralization, we compare the proposed single stage power amplifier with [7] that has the same operation frequency and P<sub>o,sat</sub>. Since the transformer with small inductance value is compact while reused for RF choke and input matching network, the CCF PA can demonstrate a small active area of 0.12 mm<sup>2</sup>, resulting a 2.3X smaller than the active area of [7]. As the same time, the PA can deliver >3% peak PAE

at center frequency. Further, this design is capable to deliver >40% PAE\_{sat} over 10GHz of BW due to the CCF harmonic-tuned load.

## VI. CONCLUSION

This paper presents an integrated high-efficiency continuous class-F (CCF) CMOS PA at mmW frequencies for 5G mobile communications. We identified the practical design challenges associated with mmW CCF PA and demonstrated respective solutions. A harmonic-tuned load with a tunable C<sub>gd</sub> neutralization network using a transformer is adopted. The harmonic-tuned network creates a favorable impedance characteristic to support the required loads at  $f_0$ ,  $2f_0$ , and  $3f_0$ , while the transformer with a tunable couplingcoefficient desentisizes the influence of Cgd on output tunedload network. These techniques lead to a PAE of 40-46.4% across 25-35 GHz, which is one of the highest reported PAEs in the integrated CMOS and SiGe PAs. Moreover, we presented measurement results using 64-QAM signal with 1.5Gb/s data-rate at 28, 32 and 34 GHz, achieving excellent large-signal performance while meeting good EVMs and ACLRs. This is possible due to the near-flat high-efficiency nature of the CCF PA leveraged by our proposed neutralized tuned-load network over several GHz of BW. The proposed CCF PA in CMOS technology presents an attractive solution for low-cost area-constrained mmW high-speed 5G mobile communications.

#### ACKNOWLEDGEMENTS

The authors would like to thank CMC Microsystems, Canada for helping chip fabrication, and Keysight Technologies, USA for modulated-waveform measurement support.

#### REFERENCES

 W. Roh *et al.*, "Millimeter-wave beamforming as an enabling technology for 5G cellular communications: Theoretical feasibility and prototype results," *IEEE Commun. Mag.*, vol. 52, no. 2, pp. 106–113, Feb. 2014.

- [2] S. Zihir, O. D. Gurbuz, A. Karroy, S. Raman, and G. M. Rebeiz, "A 60 GHz single-chip 256-element wafer-scale phased array with EIRP of 45 dBm using sub-reticle stitching," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, May 2015, pp. 23–26.
- [3] S. Zihir and G. M. Rebeiz, "A 60 GHz 64-element phased-array beampointing communication system for 5G 100 meter links up to 2 Gbps," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2016, pp. 1–3.
- [4] K. Kibaroglu, M. Sayginer, and G. M. Rebeiz, "A quad-core 28–32 GHz transmit/receive 5G phased-array IC with flip-chip packaging in SiGe BiCMOS," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2017, pp. 1892–1894.
- [5] A. Tomkins *et al.*, "A 60 GHz, 802.11 ad/WiGig-compliant transceiver for infrastructure and mobile applications in 130 nm SiGe BiCMOS," *IEEE J. Solid-State Circuits*, vol. 50, no. 10, pp. 2239–2255, Oct. 2015.
- [6] B. Sadhu et al., "A 28 GHz 32-element phased-array transceiver IC with concurrent dual polarized beams and 1.4 degree beam-steering resolution for 5G communication," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2017, pp. 128–129.
- [7] B. Park et al., "Highly linear mm-Wave CMOS power amplifier," IEEE Trans. Microw. Theory Techn., vol. 64, no. 12, pp. 4535–4544, Dec. 2016.
- [8] S. N. Ali, P. Agarwal, J. Baylon, and D. Heo, "Reconfigurable high efficiency power amplifier with tunable coupling coefficient based transformer for 5G applications," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2017, pp. 1177–1180.
- [9] S. Shakib, H.-C. Park, J. Dunworth, V. Aparin, and K. Entesari, "A highly efficient and linear power amplifier for 28-GHz 5G phased array radios in 28-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 51, no. 12, pp. 3020–3036, Dec. 2016.
- [10] M. Vigilante and P. Reynaert, "A 29-to-57 GHz AM-PM compensated class-AB power amplifier for 5G phased arrays in 0.9 V 28 nm bulk CMOS," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2017, pp. 116–119.
- [11] A. Sarkar and B. A. Floyd, "A 28-GHz harmonic-tuned power amplifier in 130-nm SiGe BiCMOS," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 2, pp. 522–535, Feb. 2017.
- [12] S. V. Thyagarajan, A. M. Niknejad, and C. D. Hull, "A 60 GHz drainsource neutralized wideband linear power amplifier in 28 nm CMOS," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 61, no. 8, pp. 2253–2262, Aug. 2014.
- [13] S. Hu, F. Wang, and H. Wang, "A 28 GHz/37 GHz/39 GHz multiband linear Doherty power amplifier for 5G massive MIMO applications," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2017, pp. 32–33.
- [14] C. R. Chappidi and K. Sengupta, "Frequency reconfigurable mmW power amplifier with active impedance synthesis in an asymmetrical non-isolated combiner: Analysis and design," *IEEE J. Solid-State Circuits*, vol. 52, no. 8, pp. 1990–2008, Aug. 2017.
- [15] A. Agah, H. Dabag, B. Hanafi, P. Asbeck, L. Larson, and J. Buckwalter, "A 34% PAE, 18.6 dBm 42–45 GHz stacked power amplifier in 45 nm SOI CMOS," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2012, pp. 57–60.
- [16] W. L. Chan and J. R. Long, "A 58–65 GHz neutralized CMOS power amplifier with PAE above 10% at 1-V supply," *IEEE J. Solid-State Circuits*, vol. 45, no. 3, pp. 554–564, Mar. 2010.
- [17] D. Zhao and P. Reynaert, "An E-band power amplifier with broadband parallel-series power combiner in 40-nm CMOS," *IEEE Trans. Microw. Theory Techn.*, vol. 63, no. 2, pp. 683–690, Feb. 2015.
- [18] A. Chakrabarti and H. Krishnaswamy, "High-power high-efficiency class-E-like stacked mmWave PAs in SOI and bulk CMOS: Theory and implementation," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 8, pp. 1686–1704, Aug. 2014.
- [19] J.-H. Chen, S. R. Helmi, A. Y.-S. Jou, and S. Mohammadi, "A fullyintegrated 18 GHz class-E power amplifier in a 45 nm CMOS SOI technology," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2014, pp. 247–250.
- [20] O. T. Ogunnika and A. Valdes-Garcia, "A 60 GHz class-E tuned power amplifier with PAE>25% in 32 nm SOI CMOS," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2012, pp. 65–68.
- [21] S. Y. Mortazavi and K.-J. Koh, "Integrated inverse class-F silicon power amplifiers for high power efficiency at microwave and mmW," *IEEE J. Solid-State Circuits*, vol. 51, no. 10, pp. 2420–2434, Oct. 2016.
- [22] S. Y. Mortazavi and K.-J. Koh, "A 28-GHz inverse class-F power amplifier with coupled-inductor based harmonic impedance modulator," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Sep. 2015, pp. 1–4.

- [23] V. Carrubba, J. Lees, J. Benedikt, P. J. Tasker, and S. C. Cripps, "A novel highly efficient broadband continuous class-F RFPA delivering 74% average efficiency for an octave bandwidth," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2011, pp. 1–4.
- [24] E. Aggrawal, K. Rawat, and P. Roblin, "Investigating continuous classf power amplifier using nonlinear embedding model," *IEEE Microw. Wireless Compon. Lett.*, vol. 27, no. 6, pp. 593–595, Jun. 2017.
- [25] V. Carrubba et al., "On the extension of the continuous class-F mode power amplifier," *IEEE Trans. Microw. Theory Techn.*, vol. 59, no. 5, pp. 1294–1303, May 2011.
- [26] H. Huang, B. Zhang, C. Yu, J. Gao, Y. Wu, and Y. Liu, "Design of multioctave bandwidth power amplifier based on resistive second-harmonic impedance continuous class-F," *IEEE Microw. Wireless Compon. Lett.*, vol. 27, no. 9, pp. 830–832, Sep. 2017.
- [27] N. Tuffy, L. Guan, A. Zhu, and T. J. Brazil, "A simplified broadband design methodology for linearized high-efficiency continuous class-F power amplifiers," *IEEE Trans. Microw. Theory Techn.*, vol. 60, no. 6, pp. 1952–1963, Jun. 2012.
- [28] X. Yu, S. P. Sah, H. Rashtian, S. Mirabbasi, P. P. Pande, and D. Heo, "A 1.2-pJ/bit 16-Gb/s 60-GHz OOK transmitter in 65-nm CMOS for wireless network-on-chip," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 10, pp. 2357–2369, Oct. 2014.
- [29] T. Xi, S. Huang, S. Guo, P. Gui, D. Huang, and S. Chakraborty, "High-efficiency E-band power amplifiers and transmitter using gate capacitance linearization in a 65-nm CMOS process," *IEEE Trans. Circuits Syst.*, *II, Exp. Briefs*, vol. 64, no. 3, pp. 234–238, Mar. 2017.
- [30] D. J. Cassan and J. R. Long, "A 1-V transformer-feedback low-noise amplifier for 5-GHz wireless LAN in 0.18-μm CMOS," *IEEE J. Solid-State Circuits*, vol. 38, no. 3, pp. 427–435, Mar. 2003.
- [31] M. P. van der Heijden, L. C. N. D. Vreede, and J. N. Burghartz, "On the design of unilateral dual-loop feedback low-noise amplifiers with simultaneous noise, impedance, and IIP3 match," *IEEE J. Solid-State Circuits*, vol. 39, no. 10, pp. 1727–1736, Oct. 2004.
- [32] S. N. Ali, P. Agarwal, S. Mirabbasi, and D. Heo, "A 42–46.4% PAE continuous class-F power amplifier with cgdneutralization at 26–34 GHz in 65 nm CMOS for 5G applications," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2017, pp. 212–215.
- [33] S. C. Cripps, *RF Power Amplifiers for Wireless Communications*, 2nd ed. Norwood, MA, USA: Artech House, 2006.
- [34] T. Lee, The Design of CMOS Radio-Frequency Integrated Circuits. Cambridge, U.K.: Cambridge Univ. Press. 1997.
- [35] M. Babaie and R. B. Staszewski, "An ultra-low phase noise class-F 2 CMOS oscillator with 191 dBc/Hz FoM and long-term reliability," *IEEE J. Solid-State Circuits*, vol. 50, no. 3, pp. 679–692, Mar. 2015.
- [36] S. N. Ali et al., "A 40% PAE frequency-reconfigurable CMOS power amplifier with tunable gate–drain neutralization for 28-GHz 5G radios," *IEEE Trans. Microw. Theory Techn.*, vol. 66, no. 5, pp. 2231–2245, May 2018.
- [37] P. Agarwal et al., "Switched substrate-shield-based low-loss CMOS inductors for wide tuning range VCOs," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 8, pp. 2964–2976, Aug. 2017.
- [38] D. M. Pozar, *Microwave Engineering*, 4th ed. Hoboken, NJ, USA: Wiley, 2012.
- [39] K. Datta and H. Hashemi, "Performance limits, design and implementation of mmW SiGe HBT class-E and stacked class-E power amplifiers," *IEEE J. Solid-State Circuits*, vol. 49, no. 10, pp. 2150–2171, Oct. 2014.
- [40] Y. Kawano, A. Mineyama, T. Suzuki, M. Sato, T. Hirose, and K. Joshin, "A fully-integrated K-band CMOS power amplifier with Psatof 23.8 dBm and PAE of 25.1%," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2011, pp. 5–7.
- [41] W. H. Hung, H. S. Chen, S. H. Chou, and L. H. Lu, "An 18 dBm transmitter frontend with 29% PAE for 24 GHz FMCW radar applications," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2012, pp. 137–140.
- [42] D. Zhao and P. Reynaert, "A 60-GHz dual-mode class AB power amplifier in 40-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 48, no. 10, pp. 2323–2337, Oct. 2013.
- [43] J.-F. Yeh, Y.-F. Hsiao, J.-H. Tsai, and T.-W. Huang, "MMW ultracompact N-way transformer PAs using bowtie-radial architecture in 65-nm CMOS," *IEEE Microw. Wireless Compon. Lett.*, vol. 25, no. 7, pp. 460–462, Jul. 2015.
- [44] H. T. Dabag, J. Kim, L. E. Larson, J. F. Buckwalter, and P. M. Asbeck, "A 45-GHz SiGe HBT amplifier at greater than 25 % efficiency and 30 mW output power," in *Proc. IEEE Bipolar/BiCMOS Circuits Technol. Meeting*, Oct. 2011, pp. 25–28.

- [45] D. Pepe, D. Zito, A. Pallotta, and L. Larcher, "1.29-W/mm<sup>2</sup> 23-dBm 66-GHz power amplifier in 55-nm SiGe BiCMOS with in-line coplanar transformer power splitters and combiner," *IEEE Microw. Wireless Compon. Lett.*, vol. 27, no. 12, pp. 1146–1148, Dec. 2017.
- [46] J. Zhao, E. Rahimi, F. Svelto, and A. Mazzanti, "A SiGe BiCMOS E-band power amplifier with 22% PAE at 18 dBm OP1dB and 8.5% at 6 dB back-off leveraging current clamping in a common-base stage," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2017, pp. 42–43.



Srinivasan Gopal (S'13) received the B.Tech. and M.Tech. degrees in electrical engineering from IIT Madras, Chennai, India, in 2008. He is currently pursuing the Ph.D. degree with the Department of Electrical Engineering and Computer Science, Washington State University, Pullman, WA, USA. From 2008 to 2012, he held analog mixed-signal design engineering positions at PMC-Sierra and Intersil, where he was involved in high-speed optical links and precision data converter design.

From 2015 to 2016, he was an Analog Serial I/O Design Intern with Intel, San Jose, CA, USA, where he was developing high-speed wireline transceiver designs for FPGAs. His current research interests include wireless 3-D interconnect-based high-speed links and time-domain signal processing for neuromorphic computing. He was a recipient of the Intersil Summit Award for developing a comprehensive behavioral model with calibration for SAR ADC product line.



Shahriar Mirabbasi (S'95–M'02) received the B.Sc. degree in electrical engineering from the Sharif University of Technology, Tehran, Iran, in 1990, and the M.A.Sc. and Ph.D. degrees in electrical and computer engineering from the University of Toronto, Toronto, ON, Canada, in 1997 and 2002, respectively.

Since 2002, he has been with the Department of Electrical and Computer Engineering, The University of British Columbia, Vancouver, BC, Canada, where he is currently a Professor. His current

research interests include analog, mixed-signal, RF, and millimeter-wave integrated circuit and system design for wireless and wireline data communications, silicon photonics, sensor interface, and biomedical applications.



**Deukhyoun Heo** (S'97–M'00–SM'13) received the Ph.D. degree in electrical and computer engineering from the Georgia Institute of Technology, Atlanta, GA, USA, in 2000. In 2000, he joined National Semiconductor Corporation, Santa Clara, CA, USA, where he was a Senior Design Engineer, involving in the development of silicon RFICs for cellular applications.

In 2003, he joined the Electrical Engineering and Computer Science Department, Washington State University, WA, USA, as a Faculty Member, where

he is currently the Frank Brands Analog Distinguished Professor of electrical engineering. He has authored or co-authored over 130 publications, including 64 peer-reviewed journal papers and 74 international conference papers. His current research interests include RF/microwave/optotransceiver design based on CMOS, SiGe BiCMOS, and GaAs technologies for wireless and wireline data communications, batteryless wireless sensors and intelligent power management system for sustainable energy sources, adaptive beam formers for phased-array communications, low-power high data-rate wireless links for biomedical applications, and multilayer module development for system-in-package solutions.

Dr. Heo is a Technical Program Committee Member of the IEEE Microwave Theory and Techniques Society (IEEE MTT-S), the IEEE MTT-S International Microwave Symposium (IMS), and the International Symposium of Circuit and Systems. He was a recipient of the 2009 National Science Foundation CAREER Award. He received the 2000 Best Student Paper Award presented at the IEEE MTT-S IMS. He served as an Associate Editor for the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS-PART II and the IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES. He is currently serving as an Associate Editor for the IEEE TRANSACTIONS ON VERY LARGE-SCALE INTEGRATION and the IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS.



Sheikh Nijam Ali (S'12) received the B.Sc. degree from the Bangladesh University of Engineering and Technology, Dhaka, Bangladesh, in 2009, and the M.Sc. degree from The University of British Columbia, Kelowna, BC, Canada, in 2012. He is currently pursuing the Ph.D. degree with the Department of Electrical Engineering and Computer Science (EECS), Washington State University, Pullman, WA, USA.

In 2018, he joined Skyworks Solutions Inc., San Jose, CA, as an RFIC Design Intern, where he

worked on research and development of multi-band PA multi-chip-module for next-generation cellular applications. In 2015, he worked with Mitsubishi Electric Research Laboratories, Cambridge, MA, USA, as an Advanced RF Circuit Design Intern, where he was involved in ultra wideband Doherty PA design for cellular applications. His current research interests include spectral and energy-efficient RF and millimeter-wave integrated circuits and systems for 5G communications and beyond.

Mr. Ali was a recipient of the 2018 Best Graduate Researcher Award for his Ph.D. research activities with EECS, Washington State University.



**Pawan Agarwal** (S'11–M'17) received the B.Tech. and M.Tech. degrees in electrical engineering from IIT Madras, Chennai, India, in 2009, and the Ph.D. degree from the Department of Electrical Engineering and Computer Science, Washington State University, Pullman, WA, USA, in 2017.

He was with Applied Micro, Pune, India, from 2009 to 2011, where he designed frequency synthesizers and power-management systems. In 2012, he joined Applied Micro, Sunnyvale, CA,

USA, as an Intern, where he was involved in wireline systems for 100-G bit Ethernet applications. In 2014, he joined MaxLinear Inc., Irvine, CA, USA, as a Research Intern, where he focused on very high-performance wireless systems for millimeter-wave (mmW) backhaul applications. He is currently with MaxLinear Inc., Carlsbad, CA, USA, where he focused on power amplifiers and 400-G wireline transceivers. His current research interests include low-power mmW phased-array systems.

Dr. Agarwal was a recipient of the IEEE Microwave Theory and Techniques Society (MTT-S) Graduate Fellowship Award, the MTT-S International Microwave Symposium Student Paper Competition Award, and the Washington State University Voiland College of Engineering and Architecture Outstanding Teaching Assistant Award.