

# Microheater hotspot engineering for repeatable multi-level switching in foundry-processed phase change silicon photonics

**Carlos A. Rios Ocampo**

[riosc@umd.edu](mailto:riosc@umd.edu)

University of Maryland <https://orcid.org/0000-0001-6859-5491>

**Hongyi Sun**

University of Maryland

**Chuanyu Lian**

University of Maryland

**Francis Vásquez-Aza**

University of Connecticut

**Sadra Rahimi Kari**

University of Pittsburgh

**Yi-Siou Huang**

University of Maryland <https://orcid.org/0000-0002-5078-2106>

**Alessandro Restelli**

University of Maryland <https://orcid.org/0000-0002-1289-3171>

**Steven A. Vitale**

MIT Lincoln Laboratory <https://orcid.org/0000-0002-6035-018X>

**Ichiro Takeuchi**

University of Maryland <https://orcid.org/0000-0003-2625-0553>

**Juejun Hu**

Massachusetts Institute of Technology <https://orcid.org/0000-0002-7233-3918>

**Nathan Youngblood**

University of Pittsburgh <https://orcid.org/0000-0003-2552-9376>

**Georges Pavlidis**

University of Connecticut

---

**Article**

**Keywords:**

**Posted Date:** July 16th, 2024

**DOI:** <https://doi.org/10.21203/rs.3.rs-4631376/v1>

**License:**  This work is licensed under a Creative Commons Attribution 4.0 International License.

[Read Full License](#)

**Additional Declarations:** There is **NO** Competing Interest.

---

# Microheater hotspot engineering for repeatable multi-level switching in foundry-processed phase change silicon photonics

Hongyi Sun,<sup>1,2</sup> Chuanyu Lian,<sup>1,2</sup> Francis Vásquez-Aza,<sup>3</sup> Sadra Rahimi Kari,<sup>4</sup> Yi-Siou Huang,<sup>1,2</sup> Alessandro Restelli,<sup>5</sup> Steven A. Vitale,<sup>6</sup> Ichiro Takeuchi,<sup>1</sup> Juejun Hu,<sup>7</sup> Nathan Youngblood,<sup>4</sup> Georges Pavlidis,<sup>3</sup> Carlos A. Ríos Ocampo<sup>1,2,\*</sup>

<sup>1</sup>*Department of Materials Science & Engineering, University of Maryland, College Park, MD, 20742, USA*

<sup>2</sup>*Institute for Research in Electronics and Applied Physics, University of Maryland, College Park, MD, 20742, USA*

<sup>3</sup>*Department of Mechanical Engineering, University of Connecticut, Storrs, CT 06269, USA*

<sup>4</sup>*Electrical & Computer Engineering Department, The University of Pittsburgh, Pittsburgh, PA 15213, USA*

<sup>5</sup>*Joint Quantum Institute, Department of Physics, University of Maryland, College Park, MD, 20742, USA*

<sup>6</sup>*Advanced Materials and Microsystems Group, MIT Lincoln Laboratory, Lexington, MA, 02139, USA*

<sup>7</sup>*Department of Materials Science & Engineering, MIT, Cambridge, MA, 02139, USA*

\* *corresponding author: riosc@umd.edu*

## Abstract

Nonvolatile photonic integrated circuits employing phase change materials have relied either on optical switching mechanisms with precise multi-level control but poor scalability or electrical switching with seamless integration and scalability but mostly limited to a binary response. Recent works have demonstrated electrical multi-level switching; however, they relied on the stochastic nucleation process to achieve partial crystallization with low demonstrated repeatability and cyclability. Here, we re-engineer waveguide-integrated microheaters to achieve precise spatial control of the temperature profile (i.e., hotspot) and, thus, switch deterministic areas of an embedded phase change material cell. We experimentally demonstrate this concept using a variety of foundry-processed doped-silicon microheaters on a silicon-on-insulator platform to trigger multi-step amorphization and reversible switching of  $\text{Sb}_2\text{Se}_3$  and  $\text{Ge}_2\text{Sb}_2\text{Se}_4\text{Te}$  alloys. We further characterize the response of our microheaters using Transient Thermoreflectance Imaging. Our approach combines the deterministic control resulting from a spatially resolved glassy-crystalline distribution with the scalability of electro-thermal switching devices, thus paving the way to reliable multi-level switching towards robust reprogrammable phase-change photonic devices for analog processing and computing.

## Introduction

Chalcogenide phase change materials (PCMs) are a promising material platform for photonics, given their unique combination of nonvolatility and large refractive index modulation.<sup>1</sup> PCMs such as  $\text{Ge}_2\text{Sb}_2\text{Te}_5$  (GST),  $\text{Sb}_2\text{Se}_3$ ,  $\text{Ge}_2\text{Sb}_2\text{Se}_4\text{Te}$  (GSST) allow reversible nonvolatile switching between the stable crystalline and amorphous phases. Intermediate mixtures are also possible, thus allowing for a semi-continuous modulation of the refractive index or the extinction coefficients, thereby controlling the phase and amplitude of light. These properties promise devices with zero-static power consumption and ultra-compact form factors, which can complement the ultrafast, broadband, and energy-efficiency characteristics of photonics technology.<sup>2-4</sup> Indeed, since 2010, there has been a rapidly increasing number of studies employing PCMs in nanophotonic applications, namely photonic memories,<sup>5-7</sup> optical computing,<sup>8-11</sup> optical switching,<sup>12-14</sup> metasurfaces,<sup>15-17</sup> etc.

PCM-based photonic devices rely on precisely switching between the amorphous and crystalline states of the PCM, which is achieved utilizing optical or electrical pulses. Optical pulses from within a waveguide<sup>6,18</sup> or a free-space source<sup>19,20</sup> can be used to switch a PCM cell embedded into a photonic integrated circuit (PIC). The PCM directly absorbs energy from pulses to generate heat, leading to near-GHz, low-energy operations and, remarkably, a large number of multi-level states that result from the deterministic control of the amorphous/crystalline spatial distribution in the PCM cell.<sup>21</sup> However, this high efficiency is available only for a few cells due to the slow alignment process of free-space lasers or the complex routing of on-chip pulses. On the other hand, electrical switching relies on the electro-thermal response of microheaters to switch large PCMs since traditional cross-bar devices create filaments that are too small to cause a sizable optical response.<sup>22</sup> Various microheaters, readily scalable to large architectures, have been tested using material platforms including metals,<sup>16,23</sup> graphene,<sup>24,25</sup> doped silicon,<sup>26-30</sup> and transparent conducting oxides.<sup>31,32</sup> From this list, doped-silicon microheaters have demonstrated maximum versatility due to their compatibility with CMOS processes and the ease of back-end-of-the-line (BEOL) integration to silicon-on-insulator (SOI) platforms. Microheaters, however, have relied on geometrical shapes that lead predominantly to flat temperature profiles that trigger a transition in the entire PCM cell. Thus, repeatable multi-level response with electrical switching has proven to be a more significant challenge than optical switching because it relies on a stochastic process: nucleation, which randomizes the intermediate states.<sup>33</sup> To overcome this challenge, researchers

have proposed mechanisms to achieve more intermediate levels by modifying the heater,<sup>27,32</sup> but with limited cyclability demonstrated. Moreover, with operating binary PCMs cells, other proposals have shown a series of  $N$  devices on a single waveguide that achieve  $\sim 2^N$  levels,<sup>34–36</sup> with the disadvantage of increasing the number of electrical contacts and overall footprint.

Here, we experimentally demonstrate novel doped-silicon microheaters to overcome both challenges simultaneously and achieve deterministic multi-level electrical switching of any PCM in a single heater configuration. To do so, we implement an electro-thermal device that enables controllable amorphous/crystalline spatial distributions, and thus, reliable intermediate states. We achieve this by engineering the spatial profile of the microheaters' hotspot using multi-bridge geometries with fixed and varying widths. We demonstrate this approach using two instances of CMOS foundry fabrication combined with BEOL processes, including a zero-change commercial foundry.

## Results

Fig. 1 shows the structures of three different microheater geometries: Type I: bowtie, Type II: five identical  $10 \times 2 \mu\text{m}$  bridges with  $2 \mu\text{m}$  spacing, and Type III: five  $5 \mu\text{m}$ -long bridges with varying widths of  $1, 1.5, 3, 1.5, 1 \mu\text{m}$  and  $1 \mu\text{m}$  separation. We performed Finite-Element Method simulations (FEM) using COMSOL Multiphysics<sup>®</sup> to obtain the 3D and the surface temperature profiles after applying an electrical pulse to each of the microheaters. Fig. 1(a) shows the simulation results for the commonly used bowtie geometry.<sup>28,37</sup> This microheater reaches a nearly



**Figure 1. Geometry and temperature profile for three types of microheaters:** (a) bowtie-shaped (b) five  $10 \times 2 \mu\text{m}$  bridges with  $2 \mu\text{m}$  spacing, and (c) five  $5 \mu\text{m}$ -long bridges with varying widths of  $1, 1.5, 3, 1.5, 1 \mu\text{m}$  and  $1 \mu\text{m}$  separation. Each figure shows the top view of the devices featuring PCM cells, silicon waveguides, and the microheater, as well as the 3D FEM temperature profiles and the temperature along the waveguide, all simulated at the end of a 400 ns and 5.5 V electrical pulse.

flat temperature profile, meaning the entire PCM cell reaches a uniform crystallization or amorphization if the maximum temperature is above the crystallization temperature ( $T_c$ ) or the melting temperature ( $T_m$ ), respectively. This geometry relies on the stochastic nucleation process for any intermediate state modulation during the crystallization process, which compromises the precise repeatability of the multi-level response. The amorphization process sees the entire cell undergoing melt-quenching with a single pulse that achieves temperatures over  $T_m$ , which is why multi-level with this type of heater relies mainly on tuning the nucleation during crystallization.

Fig. 1(b) shows a microheater featuring five  $10 \times 2 \mu\text{m}^2$  bridges with  $2 \mu\text{m}$  spacing between them, first demonstrated in Ref. <sup>27</sup> to control the amorphous/crystalline spatial distribution via pulse energy modulation. When applying a voltage pulse to the microheater, the hotspot triggers a phase transition that expands from the center to the sides of the PCM directly on top of each bridge, with a final switching area that depends on the pulse energy. By controlling the hotspot size, partial crystallization or amorphization can be achieved, leading to a multi-level optical response.<sup>32</sup> However, each bridge reaches similar temperatures simultaneously, limiting the number of intermediate states, i.e., the total number of achievable levels. One advantage of this device is that, during reversible cycling, the unswitched PCM between bridges remain in crystalline state. These crystalline domains can, in turn, act as nucleation seeds, ensuring efficient and complete recrystallization. This approach could overcome the device cyclability issues faced in bowtie/square heaters due to the nucleation rate reduction after repeated melt-quenching.

To further improve the temperature profile of the heaters and achieve deterministic continuous multi-level response, we propose the Type III microheater, featuring five bridges with varying widths, shown in Fig. 1(c). The length of the bridges is  $5 \mu\text{m}$  while the width of the heaters varies from the center to the sides, which, from one end to the other, follows the sequence: 1, 1.5, 3, 1.5, 1  $\mu\text{m}$ . This configuration achieves a triangle-like temperature profile along the waveguide, where the center will reach the highest temperature. With this microheater geometry, the phase transition starts from the center of the PCM and continuously spreads out as a function of the electrical pulse energy. Hence, careful manipulation of the pulse energy results in finer spatial variations of amorphous domains if the PCM cell is initially prepared in a crystalline state or vice versa, thus providing finer tunability of intermediate levels. In the following sections, we will demonstrate both Type II and Type III microheaters as platforms for reliable multi-level switching of waveguide-integrated PCM cells.

### Microheater Type I

We start by showing that a doped-silicon microheater with a bowtie geometry can reach multi-level response, although only for a limited number of cycles. To do so, we used the device shown in Fig. 2(a), consisting of a ring resonator with a Type I microheater with  $\sim 4 \times 10^{18} \text{ cm}^{-3}$  n-doping in the central region. We deposited 30 nm-thick and 6  $\mu\text{m}$ -long  $\text{Sb}_2\text{Se}_3$  and prepared it in the crystalline state (see *Materials and Methods* for more details). In this device, we achieved the lowest energy amorphization with 21 V – 400 ns pulses, following the same experimental protocols described in Ref. <sup>26</sup>. One single pulse was sufficient to achieve full amorphization, as expected from our analysis above since the entire PCM cell is subjected to the same temperature given the flat hotspot profile. Thus, all or most of the PCM cell reaches the melting temperature simultaneously. Interestingly, during the first crystallization cycle, we partially crystallized with 3.4 V – 0.1 ms pulses, achieving an initial multi-level response, one level per (identical) pulse. The cell was subsequently re-amorphized following a second 21 V – 400 ns pulse. Next, when attempting to achieve the same partial crystallization with 3.4 V – 0.1 ms, we only observed a small redshift, and then the device was not responsive to the same pulse. Only a 3.4 V – 1 ms managed to recrystallize fully. From this cycle onwards, the multi-level was no longer achievable, and only full amorphization (with remarkable level reproducibility) and full crystallization could be attained with a single pulse. However, the total phase shift upon crystallization reduced over time, which can be due to fewer nuclei surviving after melt-quenching and thus hindering the crystallization of specific areas, a phenomenon ultimately leading to device failure.<sup>22</sup> We hypothesize that the initial conditioning behavior occurs due to larger crystal domains resulting from hotplate annealing in the as-prepared state<sup>38</sup> vs. finer domains/grains resulting from electro-



**Figure 2. Type I microheater:** (a) bowtie-shaped microheater with 30 nm-thick  $\text{Sb}_2\text{Se}_3$ . (b) Reversible switching using 3.4V - 0.1 ms to partially crystallize, 3.4V - 1 ms to fully crystallize, and 21V – 400 ns to amorphize. (c) spectra for a ring resonance showing the cycles highlighted in (b).

thermally crystallizing PCM with the microheater. Smaller crystal domains (and subsequent short- and mid-range ordering in amorphous) can lead to faster local crystallization since nucleation is predominant. Therefore, a single pulse that elevates the entire cell over the crystallization temperature suffices to recrystallize most domains simultaneously. We observed this behavior in other similar devices, with the multi-level disappearing within 2-3 full cycles.

### Microheater Type II

Fig. 3(a) shows a scanning electron microscope (SEM) image of a Type II microheater. This device was partially fabricated in a CMOS foundry (microheaters and metallization), followed by in-house waveguide patterning and PCM deposition. Fig. 3(b) shows the phase shifts resulting from multi-level switching of 30 nm-thick  $\text{Sb}_2\text{Se}_3$  on a 120  $\mu\text{m}$ -radius ring resonator for over 25 complete cycles, totaling nearly 200 switching events in three measurements over eight days. We used 500 ns pulses with voltages between 12V to 12.96 V for the five first amorphization levels and a 12.96 V - 600 ns pulse for the most extensive phase shift (i.e. maximum amorphization). Note that the significantly lower amorphization voltage in comparison to that in Fig. 2 is due to using higher n-doping for the bridges ( $\sim 10^{19} \text{ cm}^{-3}$  instead of  $\sim 4 \times 10^{18} \text{ cm}^{-3}$  in microheater Type I shown in Fig. 2(a)—see more details in *Materials and Methods*). We added another intermediate



**Figure 3. Type II microheater.** (a) colored SEM picture of five  $10 \times 2 \mu\text{m}^2$ -bridge-heater with 112.5  $\mu\text{m}$  radius ring resonator (b) multi-level phase shift of a resonance as result of switching  $\text{Sb}_2\text{Se}_3$  reversibly, the amorphization and crystallization steps follow the same color scheme as in (c) and (d). (c) Optical spectrum measurement results in two cycles switching with 6 levels from the 13<sup>th</sup> (top) and 14<sup>th</sup> cycle (bottom). The initial state corresponds to the hotplate fully crystallized state.

state from the 21<sup>st</sup> cycle by applying a 12.96 V - 550 ns pulse, demonstrating the modulation through pulse power and width, allowing fine-tuning to reach more levels. Conversely, we achieved recrystallization using 4.32 V - 250  $\mu$ s and 4.8 V - 250  $\mu$ s pulses. We observe substantial variations in attaining the levels during the first three cycles due to material conditioning, followed by transient multi-levels before stabilizing at a maximum phase shift  $\sim 0.23\pi$  around cycle 13. This result indicates that less than a third of the PCM cell volume is switching reversibly based on the simulation result for the phase modulation, shown in Supplementary Fig. S4(d). The first two levels merged after 19 switching cycles, indicating that parts of the PCM can no longer switch reversibly. Interestingly, multi-level response is achieved in both switching directions. Moreover, the crystalline state displayed better stability than the amorphous state in the Type II microheater, which contradicts the results in the Type I. Since the hotspot profile depends on the pulse parameters, any variation in the high-voltage, short-length pulse to amorphize can lead to more pronounced optical response changes (also including ablation) than the crystallization pulses, which are slow enough to allow most of the domains to grow back to their full crystalline state.

Fig. 3(c) shows the optical spectrum of two consecutive cycles. As expected, the resonance dip shifted gradually to shorter wavelengths as the amorphous domain increased in area within the PCM cell. The extinction ratio increased from 5.58 dB in the initial state to 6.46 dB in the most amorphous state, which we attribute to variations in scattering, which increase with the highest refractive index state. A comparison between the initial state (fully crystallized on a hotplate after deposition) and the recrystallized spectrum in Fig. 3(c) reveals no crystalline resonance peak shift, suggesting no damage after cycling.

### ***Microheater Type III***

We first discuss devices comprising n-doped Type III microheaters with no waveguides, as shown in Fig. 4(a), in order to characterize their thermal response via transient thermoreflectance imaging.<sup>39</sup> Fig. 4(b) shows the simulated temperature profiles under 400 ns voltage pulses. The temperature ratio between the central 3  $\mu$ m-width bridge and the 1  $\mu$ m-width bridges on the sides increases with voltage. As a result, the overall temperature profile changes from a mostly flat at low temperatures (i.e., triggering uniform crystallization) to a triangle-like profile when reaching the melting point (i.e., triggering differential amorphization). Fig. 4(c) shows the experimental temperature distribution of the fabricated device using the pixel by pixel

thermoreflectance coefficient shown in Fig. 4(a)<sup>40</sup>. Given the complexity of mapping accurately the temperature when using 400 ns probing, the maximum reliable temperature measured was 800 K; however, as discussed later, the heater can be driven at higher voltages, reaching temperatures over the melting point. At 10 V the heater reaches the crystallization temperature with 400 ns pulses. However, the temperature at the center of the 3- $\mu$ m bridge can also be controlled by changing the pulse width. As we show in Supplementary Fig. S1, the surface temperature of the heater reaches 80% of its maximum temperature after approximately 800 ns and reaches a steady state for pulses longer than  $\sim$ 2  $\mu$ s.

Similar to the simulations, the experimental results in Fig. 4(c) show that—at the maximum temperature we could probe—there is only a 15% maximum difference between the center-to-edge temperature ratio (measured at positions located at 9  $\mu$ m and 3  $\mu$ m in Fig. 4(b)), which indicates that the triangle-like behavior in our devices will be reached at higher temperatures if compared to the simulations. Additionally, the experimental profiles display temperature dips between bridges



**Figure 4. Thermorelectance characterization of microheater Type III without waveguide.** (a) Optical microscope image of the device (left) and mapping of the thermorelectance coefficients using a 780 nm illumination source (right). (b-c) The temperature vs position along the centerline of the bridges from (b) 3D-FEM simulation after applying 400 ns pulses with increasing voltages and (c) experimental results using voltages ranging from 1 V to 14 V (maximum reliable voltage for thermorelectance measurements). The shaded mark the location of the five bridges. (d) Current and power as a function of the voltage applied on the microheaters. (e) Temperature rise from room temperature as a function of the pulse power. Temperature is averaged over the length of the microheater. (f) Experimental voltage pulse (11 V - 400 ns) and experimental and simulated real-time temperature at the center point of the central bridge.

that we do not observe in Fig. 4(b). To further study these effects, we performed simulations with the actual size of the metal pads, as opposed to the initial simplified device shown in Fig. 1. We found that heat dissipates towards the metal electrodes faster than to the undoped Si and substrate, given their significantly larger size ( $>11000 \mu\text{m}^2$ ), which our design did not account for initially. We found that both the dips between bridges and the fast dissipation on either side of the microheater are caused by this faster dissipation, as demonstrated in Supplementary Fig. S2. The temperature-dependent thermal conductivity coefficient for thin film silicon should also be considered for a more accurate simulation and design since heat spreading will be decelerated at a higher temperature or in thinner Si films.<sup>41,42</sup>

Fig. 4(d) shows the average applied current and dissipated power for each 400 ns pulse as a function of voltage for the multi-width bridge microheater without a waveguide. Based on the current-voltage (IV) curve, the device exhibits constant resistance (550~600  $\Omega$ ) below 7 V applied voltage. Once the voltage applied is larger than 7 V, the slope of the curve reduces leading to 900~1200  $\Omega$  resistance and demonstrating a nonlinear response typical of single-doped silicon heaters.<sup>26</sup> Under the thermoreflectance setup, we also found that a 14.5 V (on the device) pulse will damage the heater by melting silicon.<sup>39</sup> In Fig. 4(e), we further show that the mean temperature along the width of the microheater is linear with voltage, indicating that the efficiency of Joule heating is stable within the operation range.

We then analyze the real-time heating and cooling response of our devices using 11 V-400 ns pulses featuring rise and fall times of 95 ns and 80 ns, respectively. Fig. 4(f) shows that this pulse elevates the temperature by 365 K to achieve  $\sim$ 658 K, capable of crystallizing most PCMs. The experimental results display slightly faster heating, but slower cooling rates than the simulated results, indicating that the simulations overestimate the overall thermal diffusivity. For instance, during the cooling stage, the experimental device and the model took 115 ns and 180 ns, respectively, to cool from the peak to the crystallization temperature, suggesting a slower yet acceptable cooling rate for the reamorphization of most PCMs. This discrepancy is due to the thermal mass of the device, which is simplified and idealized in the simulation.

To fully visualize the temperature profiles shown in Fig. 4(c), we recorded thermal images at the end of each 400 ns pulse for several voltages. The results are shown in Fig. 5(a), where we observe Joule heating mostly confined within the range of the microheater. The temperature gradient along the bridge is uniform within 1  $\mu\text{m}$  around the central position, thus ensuring uniform

heating of the PCM in this direction and leaving the spatial temperature modulation exclusively to the direction perpendicular to the bridges. We notice that the temperature profile is not perfectly centered, and the highest average temperature is shifted to the right by  $0.6\text{ }\mu\text{m}$ . This rightward shift can be attributed to the directional current flow (forward or reverse bias) which constructed the carrier distribution along the junction. The volume difference between the two metal electrodes we used in our experiment, where the side with the larger electrode (left) undergoes faster heat dissipation, also contributes to the shifting.

We now demonstrate the partial amorphization of PCMs using color variations of  $1\text{ }\mu\text{m}$ -wide,  $10\text{ }\mu\text{m}$ -long GSST cell under optical microscopy. The result of intermediate amorphization and the pulses used are shown in Fig. 5(b). The phase transformation was confirmed using Raman spectroscopy, as shown in Fig. 5(c), where a Raman peak at  $120\text{ cm}^{-1}$  is found only in crystalline GSST.<sup>24</sup> To perform this experiment, the sputtered amorphous GSST was first annealed at  $325\text{ }^\circ\text{C}$



**Figure 5. Transient thermoreflectance and partial switching measurements in Type III microheaters.** (a) Transient thermoreflectance images at the end of  $400\text{ns}$  pulses with varying voltages applied to the device. (b) Optical microscope images taken for the initial annealed crystalline GSST and the subsequent step amorphizations and final recrystallization. The scale bar corresponds to  $4\text{ }\mu\text{m}$ . (c) Raman spectra measured at the center of the PCM cell after annealing (black); after a  $16.3\text{V-}400\text{ns}$  pulse (green); and after a  $6\text{V-}400\text{ms}$  pulse (red). We note that the images were all taken in the same device except for the  $16.3\text{V}$ , which corresponds to a second identical device that was switched following smaller voltage steps.

for 30 minutes to crystallize the cell fully. We found that visible color variations denoting amorphization take place for voltages higher than 15 V. Note that this voltage is for our custom MOSFET amplifier system, as discussed in the Methods section, which differs from those used in thermoreflectance measurements (likely due to differences in impedance mismatch between the device and different pulse generators). The latter technique accurately measures the voltage dropped on the device (using a high speed pulsed IV system), while the former corresponds to the DC voltage applied to the MOSFET amplifier. By increasing the voltage of the amplifier, we confirmed that the amorphization domain grows controllably as a function of the pulse voltage/energy until breaking at around 16.5 V. The GSST cells switched with 15.5 V, 16 V, and 16.3 V displayed lengths of 2.7  $\mu\text{m}$ , 8.1  $\mu\text{m}$ , and 8.5  $\mu\text{m}$  amorphous domains embedded within the initially prepared crystalline cell. To fully recrystallize GSST, we applied a pulse of 6V for 400 ms. The Raman analysis on the different states confirms the occurrence of both switching events, thus confirming the capability of the multi-width heater in step amorphization and single-step crystallization.

Furthermore, we patterned photonic integrated waveguides within n-doped Type III microheaters for reliable thermoreflectance characterization (the oxide cladding on commercial foundry samples could introduce thin film interference that can result in inaccurate measurements.<sup>43</sup>) Fig. 6(a) shows the SEM picture of an 80  $\mu\text{m}$ -radius ring resonator on a 150 nm SOI platform with a 30  $\mu\text{m}$ -thick  $\text{Sb}_2\text{Se}_3$  cell deposited on the waveguide. Due to the etching required to pattern a silicon waveguide, the device's resistance is higher than the device without a waveguide, thus requiring a larger voltage to achieve the same temperature. According to our simulations in Supplementary Fig. S4 and assuming ideal ohmic behavior, a 76% power increase is required to achieve the same temperature when a waveguide is patterned within the heater. In Fig. 6(b), we track the temperatures at three different points (labelled in Fig. 6(a)) on the central horizontal line of the heater. The heater's middle point coincides with the waveguide and is separated by 1  $\mu\text{m}$  from the other reference points on either side. The waveguide shows the highest temperature, while the point on the inner side of the ring has a higher temperature than the one on the outer side, which we once again attribute to dissimilar heat dissipation due to different size metal pads on each side. The 2D temperature map for the top view at the end of the pulse is shown in Fig.6(c). The results demonstrate the expected heat confinement on the waveguide, and in contrast to the results in Fig. 5, the patterning of the waveguide leads to a closer experimental

triangle-like temperature profile than that simulated. Transient thermoreflectance characterization with various pulses in this device is included in Supplemental Fig. S5. Lastly, Fig. 6(e) shows the real-time temperature response at the center of the device in Fig. 6(c) using 16 V-500 ns pulses, enough to raise the temperature by 150 K. The results show that a device with a waveguide displays a lower cooling rate, which we attribute to the poor thermal conductivity of etched-silicon trenches that prevent heat from dissipating towards the electrodes.<sup>42</sup>



**Fig 6. Type III microheater with a waveguide for thermoreflectance characterization.** (a) SEM image of the device with three temperature-tracking points (b) Maximum temperature of the tracking points as a function of electrical power applied on the device. (c)&(d) Transient thermoreflectance images of 2 devices at the end of 500 ns pulse with (c) 16 V (d) 18 V (e) The applied voltage pulse (16 V-500 ns) and cooling curve in an experiment comparing with the simulation cooling curve.

### *Microheater Type III in zero-change commercial foundry-processed PICs*

Lastly, we demonstrate Type III microheaters using n-doped and p-doped silicon and Sb<sub>2</sub>Se<sub>3</sub> and GSST cells embedded in Mach-Zehnder interferometers (MZIs). Fig. 7(a) shows optical microscope images of the PICs taped out by Advanced Micro Foundry (AMF), featuring microheaters on either arm of the MZIs for loss balancing but only one with external electrical control. Our devices included the oxide cladding etching layer offered by AMF, which we use to pattern windows on the microheaters and deposit PCMs in direct contact with the waveguide (see Methods). Fig. 7(b) shows a schematic of the cross-section of the final device, including a final oxide deposited to cap the PCM cell. We measured a resistance of 420-450 Ω for n-doped heaters and a significantly larger 5.5-6 kΩ for the p-doped. All PCMs remained in the amorphous state before the testing. Fig. 7(c) shows the multi-level switching of 30 nm-thick GSST using an n-doped Type III microheater. We plot the spectra of the multiple levels involved in a single re-amorphization process but show the results of complete reversible cycles in the inset. We note

that amorphization increases the optical path length by reducing the  $n_{eff}$  on the shorter MZI arm, thus leading to a redshift. We used 10  $\mu$ s - 5.28V to 7.32V pulse to achieve area-selective melt-quenching and, thus, partial amorphization, and 10 ms - 4.32V pulses to crystallize, with a maximum observed phase shift of approximately  $\pi/5$  and a total extinction ratio variation of  $\sim 20$  dB. Because crystalline GSST is absorptive and amorphous GSST is transparent, we also observe a modulation in the visibility of the interferogram by  $\sim 4$  dB due to the imbalance in losses between both arms (the GSST on the reference arm remained in the amorphous state throughout all the measurements). Fig. 7(d) displays the transmission spectra of the device with a p-doped heater and a 30 nm-thick  $Sb_2Se_3$  cell measured in one amorphization cycle. We achieve a similar  $\sim \pi/5$  phase shift with 50  $\mu$ s - 12.48 V pulses (a higher voltage was required to compensate for the more considerable resistance observed in these heaters), and 500ns – 28 V with 0.5 V increments to achieve intermediate states through partial amorphization.



**Figure 7. Commercial foundry-processed PICs with Type III microheater.** (a) Optical microscope images of two unbalanced MZIs and zoom-in to a single Type III microheater with embedded PCM. (b) Illustration of an approximate crosssection (not in scale). (c) and (d) Zoom-in to the MZIs' interferograms tracking the modulation at a minimum in transmission using (b) 30-nm thick GSST on a n-doped and (c) 30-nm thick  $Sb_2Se_3$  on a p-doped Type III microheater.

## Conclusion

We have proposed and experimentally demonstrated doped-silicon microheaters with engineered temperature profiles to deterministically control partial amorphization via electrical pulse energy modulation. With our approach, the multi-level response of photonic devices would rely on the deterministic length of an amorphous domain embedded in a crystalline cell rather than on the stochastic nucleation during the crystallization process. We demonstrated the versatility of our approach by applying the multi-level concept in two novel geometries with n-doped and p-doped silicon as conductive materials, with GSST and  $\text{Sb}_2\text{Se}_3$  PCM cells, and in devices following two instances of CMOS fabrications: partial foundry with in-house processing and zero-change commercial foundry with BEOL deposition of PCM. We then used such microheaters to demonstrate active, multi-level, nonvolatile phase and amplitude modulation with  $\text{Sb}_2\text{Se}_3$  and GSST in ultra-compact, electrically-driven silicon photonic devices embedded in ring resonators and MZIs.

Furthermore, we fabricated the microheaters based on simulation models as the guiding design; however, we found other parameters that impacted the experimental response of our heater. In particular, the size of the metal pad for electrical contacts is a determining factor of the heat dissipation and, thus, of the temperature profiles. While the current designs—especially those with in-house fabrication in Fig. 5—still perform multi-level amorphization, they can be further optimized to compensate for these effects. Topology optimization methods can be an exciting route to inform novel and improved geometries to engineer hotspots.<sup>44</sup> Moreover, we demonstrated computationally and experimentally that when etching silicon to form a waveguide, the gradient of the temperature profile is optimized, enabling finer control on the amorphous domain switching; however, thinner silicon slabs come at the cost of larger resistances, thus requiring higher switching energies.

Our work provides insight into engineering the Joule heating in microheaters by simply controlling its topology. Future studies could focus on improving temperature distribution, minimizing defects in electrical and thermal performance, and switching and testing the reproducibility of the multi-step amorphization of PCMs on PICs with higher phase shifts. We also note that the geometry optimization strategy can be applied to other microheater platforms such as

PIN doped-silicon,<sup>28</sup> graphene,<sup>24,25</sup> and conductive oxide<sup>32</sup> and expanded to microheaters controlling 2D temperature profiles for metasurfaces.<sup>16</sup>

## Materials and methods

### ***Fabrication***

The samples in Fig. 2 were fabricated on 220-nm silicon-on-insulator (SOI) wafers with phosphorous n ( $\sim 4 \times 10^{18} \text{ cm}^{-3}$ ). These devices followed the same fabrication process described by Ríos *et al*<sup>27</sup>. Devices in Fig. 3-6 used a  $\sim 10^{19} \text{ cm}^{-3}$  phosphorous doping (thus, displaying lower resistivity and higher optical losses). Due to a fabrication imperfection, the devices in these figures resulted in 150 nm silicon thickness, which we expect to impact the power dissipation due to higher resistivity but the same qualitative hotspot profiles, which we demonstrate in Supplementary S3. The contacts for all devices were formed with n<sup>++</sup> ( $\sim 10^{20} \text{ cm}^{-3}$ ) doped regions patterned via ion-implantation and a layer of 100 nm aluminum on top of these regions to enhance the contact and electrical conductivity between the microheater and the electrical probes. Two n<sup>++</sup> regions are connected via an n<sup>+</sup> doped bowtie or bridges to concentrate the heat while allowing for silicon waveguides to guide light with low optical losses.<sup>27</sup> A 30-nm-thick Sb<sub>2</sub>Se<sub>3</sub> or GSST thin-film was deposited onto the microheaters using an AJA Orion-3 Ultra High Vacuum Sputtering system at room temperature. Patterning of the PCM cells was performed using electron beam lithography on an Elionix ELS-G100 system with Ma-N 2403 negative resist, followed by CF<sub>4</sub> reactive-ion etching. 30 nm of Al<sub>2</sub>O<sub>3</sub> was subsequently deposited via Atomic Layer Deposition (ALD) to protect the PCM from oxidation.

The devices in Fig. 6 were fabricated at the Advanced Micro Foundry in Singapore, using their silicon-on-insulator process. Open oxide windows through the top cladding layer were used to access the waveguide for PCM deposition. The PCM was deposited and patterned using the same method described above followed by capping with 30 nm SiO<sub>2</sub>.

### ***Device simulation:***

The transient temperature profile of doped-silicon microheaters, under pulsed electrical biasing, was investigated using time-dependent three-dimensional finite-element-method (3D-FEM) simulations with COMSOL Multiphysics<sup>®</sup>. The doped regions' electrical properties of the devices were simulated using the Semiconductor module using the material properties listed in Table 1. Voltage pulses were applied on the Al pads, and the substrate was assumed to be an infinite volume

with a stable temperature at 293.15 K. Constant thermal properties were assumed for both GSST phase states, given their small values and thermal mass when compared to the other dominant elements in the device.<sup>45</sup> The optical simulations shown in the Supplementary S4 were performed using Lumerical FDTD (Ansys<sup>®</sup>)

Table 1. Material properties used in simulations

|                        | <b>Density<br/>(kg/m<sup>3</sup>)</b> | <b>Specific heat<br/>(J/(kg·K))</b> | <b>Thermal conductivity<br/>(W/(m·K))</b> |
|------------------------|---------------------------------------|-------------------------------------|-------------------------------------------|
| <b>Si</b>              | 2329                                  | 700                                 | 131                                       |
| <b>SiO<sub>2</sub></b> | 2203                                  | 730                                 | 1.4                                       |
| <b>GSST</b>            | 6140                                  | 293 <sup>46</sup>                   | 0.48 <sup>46</sup>                        |
| <b>Al</b>              | 2700                                  | 890                                 | 230                                       |

***Thermoreflectance characterization:***

Transient thermoreflectance imaging (TTI) was used to characterize the microheater's transient thermal dynamics<sup>47</sup>. Based on a CCD approach, a single wavelength LED (780 nm) was pulsed to measure the surface reflectance change of the microheater. This method employs a lock-in averaging approach that allows for simultaneous high spatial resolution ( $\approx$  150 nm/pixel) and temporal resolution ( $\approx$  50 ns)<sup>40</sup>. When attempting to directly probe the reflectance of a semiconductor, the thermoreflectance signal can be significantly improved by using excitation wavelengths near/above the bandgap of the semiconductor<sup>48</sup>. In this case, a visible wavelength LED ( $\approx$  1.59 eV) was used to probe the surface temperature rise of the SOI microheater and a LED ( $\approx$  1.88 eV) was used to probe the PCM on the heater with waveguides.

The accuracy of TTI relies on determining the thermoreflectance coefficient,  $C_{TH}$  (assuming a linear relationship between temperature rise and reflectance change). The  $C_{TH}$  of the top layer (silicon) was experimentally found using a 100 $\times$  objective (NA = 0.7) and a temperature-controlled stage. The change in thermoreflectance ( $\Delta R/R$ ) was measured for a given set of temperature rises by increasing the stage temperature from 20°C to 120 °C (in 20 °C steps). The surface temperature rise is independently measured with a thermocouple that is positioned near the device with thermal paste. Using an iterative approach, the  $C_{TH}$  of the heater region was monitored and calibrations were repeated until the  $C_{TH}$  value converged. Averaging over multiple pixels, the standard deviation, with 95% confidence intervals, was used to estimate the  $C_{TH}$  uncertainty. For the 780 nm and 625 nm excitation, the  $C_{TH}$  of the silicon microheater and for the PCM was

measured to be  $(2.9 \pm 0.15) \times 10^{-4} \text{ K}^{-1}$  and  $(3.36 \pm 0.12) \times 10^{-4} \text{ K}^{-1}$  respectively. A pulsed IV system was used to electrically bias the microheater (400 ns pulse) for TTI. Based on a lock-in approach, an internal trigger was used to synchronize the pulsed IV with the TTI system. A 10% duty cycle was implemented to ensure that the heater has sufficient time to cool and return to its initial temperature after each pulse. The transient temperature represents the average temperature of the region of interest (ROI) defined at the center of the microheater (green box in the inset of Fig. 3(d)). The ROI captures the region in the microheater that exhibits the highest temperature.

#### ***Optical and Electrical measurements:***

A custom-made wafer-scale photonic testing system was used to perform the optoelectronic measurements. A custom 10-channel SMF-28 Ultra Fiber Array with a 127  $\mu\text{m}$  pitch (Innoall<sup>®</sup>) coupled light in and out of the chip using silicon-etched grating couplers. A Santec TSL-570 with a Santec MPM-211 photodetector setup was used to measure the transmission spectrum of the PICs. The electrical switching of PCM was achieved using a Moku:Pro (Liquid Instruments<sup>®</sup>) as a pulse generator. To overcome the maximum voltage limitations of the Moku:Pro, a digital output line was connected to an integrated GaN-FET half bridge chip (MASTERGAN1 by STMicro) to amplify rectangular pulses for amorphization (joule heating to melting point and quench), and an analog output line was connected to a wide bandwidth current feedback amplifier (THS3491DDA by Texas Instruments) to amplify arbitrarily definable pulses for crystallization (low-speed joule heating and keep for longer times). A Keithley 2400 and a Rockseed RS305D were used as DC power sources.

#### ***Raman characterization:***

The PCM phase identification was performed using surface-enhanced Raman spectroscopy (Yvon Jobin LabRam ARAMIS) with a 532 nm laser, a 2400 lines/mm grating, and a 100 $\times$  long-working-distance objective.

## Acknowledgements

This work has been supported by ONR (MURI N00014-17-1-2661), AFOSR (FA9550-24-1-0064), the National Science Foundation (ECCS-2210168/2210169, ECCS-2132929, CISE-2105972, CCSS-2337674, and DMR-2329087/2329088) and is supported in part by funds from federal agency and industry partners as specified in the Future of Semiconductors (FuSe) program. C.R.O. acknowledges support from the Minta Martin Foundation through the University of Maryland.

## References

- 1 Wuttig M, Bhaskaran H, Taubner T. Phase-change materials for non-volatile photonic applications. *Nature Photon* 2017; **11**: 465–476.
- 2 Bogaerts W, Pérez D, Capmany J, Miller DAB, Poon J, Englund D *et al.* Programmable photonic circuits. *Nature* 2020; **586**: 207–216.
- 3 García-Meca C, Lechago S, Brimont A, Griol A, Mas S, Sánchez L *et al.* On-chip wireless silicon photonics: from reconfigurable interconnects to lab-on-chip devices. *Light Sci Appl* 2017; **6**: e17053–e17053.
- 4 Merklein M, Stiller B, Vu K, Madden SJ, Eggleton BJ. A chip-integrated coherent photonic-phononic memory. *Nat Commun* 2017; **8**: 574.
- 5 Wuttig M, Yamada N. Phase-change materials for rewriteable data storage. *Nature Mater* 2007; **6**: 824–832.
- 6 Ríos C, Stegmaier M, Hosseini P, Wang D, Scherer T, Wright CD *et al.* Integrated all-photonic non-volatile multi-level memory. *Nature Photon* 2015; **9**: 725–732.
- 7 Li X, Youngblood N, Cheng Z, Carrillo SG-C, Gemo E, Pernice WHP *et al.* Experimental investigation of silicon and silicon nitride platforms for phase-change photonic in-memory computing. *Optica* 2020; **7**: 218.
- 8 Ríos C, Stegmaier M, Cheng Z, Youngblood N, Wright CD, Pernice WHP *et al.* Controlled switching of phase-change materials by evanescent-field coupling in integrated photonics [Invited]. *Opt Mater Express* 2018; **8**: 2455.
- 9 Feldmann J, Youngblood N, Karpov M, Gehring H, Li X, Stappers M *et al.* Parallel convolutional processing using an integrated photonic tensor core. *Nature* 2021; **589**: 52–58.
- 10 Wu C, Yu H, Lee S, Peng R, Takeuchi I, Li M. Programmable phase-change metasurfaces on waveguides for multimode photonic convolutional neural network. *Nat Commun* 2021; **12**: 96.
- 11 Ríos C, Youngblood N, Cheng Z, Le Gallo M, Pernice WHP, Wright CD *et al.* In-memory computing on a photonic platform. *Sci Adv* 2019; **5**: eaau5759.

12 Faneca J, Garcia-Cuevas Carrillo S, Gemo E, De Galarreta CR, Domínguez Bucio T, Gardes FY *et al.* Performance characteristics of phase-change integrated silicon nitride photonic devices in the O and C telecommunications bands. *Opt Mater Express* 2020; **10**: 1778.

13 Wu C, Yu H, Li H, Zhang X, Takeuchi I, Li M. Low-Loss Integrated Photonic Switch Using Subwavelength Patterned Phase Change Material. *ACS Photonics* 2019; **6**: 87–92.

14 Yang X, Lu L, Li Y, Wu Y, Li Z, Chen J *et al.* Non-Volatile Optical Switch Element Enabled by Low-Loss Phase Change Material. *Adv Funct Materials* 2023; : 2304601.

15 Wang Q, Rogers ETF, Gholipour B, Wang C-M, Yuan G, Teng J *et al.* Optically reconfigurable metasurfaces and photonic devices based on phase change materials. *Nature Photon* 2016; **10**: 60–65.

16 Zhang Y, Fowler C, Liang J, Azhar B, Shalaginov MY, Deckoff-Jones S *et al.* Electrically reconfigurable non-volatile metasurface using low-loss optical phase-change material. *Nat Nanotechnol* 2021; **16**: 661–666.

17 Fang B, Feng D, Chen P, Shi L, Cai J, Li J *et al.* Broadband cross-circular polarization carpet cloaking based on a phase change material metasurface in the mid-infrared region. *Front Phys* 2022; **17**: 53502.

18 Li X, Youngblood N, Ríos C, Cheng Z, Wright CD, Pernice WH *et al.* Fast and reliable storage using a 5 bit, nonvolatile photonic memory cell. *Optica* 2019; **6**: 1.

19 Arjunan MS, Durai S, Mondal A, Adarsh KNVD, Manivannan A. Realization of 4-Bit Multilevel Optical Switching in  $Ge_2Sb_2Te_5$  and  $Ag_5In_5Sb_{60}Te_{30}$  Phase-Change Materials Enabled in the Visible Region. *ACS Appl Electron Mater* 2020; **2**: 3977–3986.

20 Wright CD, Liu Y, Kohary KI, Aziz MM, Hicken RJ. Arithmetic and Biologically-Inspired Computing Using Phase-Change Materials. *Adv Mater* 2011; **23**: 3408–3413.

21 Feldmann J, Stegmaier M, Gruhler N, Ríos C, Bhaskaran H, Wright CD *et al.* Calculating with light using a chip-scale all-optical abacus. *Nat Commun* 2017; **8**: 1256.

22 Zhang Y, Ríos C, Shalaginov MY, Li M, Majumdar A, Gu T *et al.* Myths and truths about optical phase change materials: A perspective. *Applied Physics Letters* 2021; **118**: 210501.

23 Zheng J, Zhu S, Xu P, Dunham S, Majumdar A. Modeling Electrical Switching of Nonvolatile Phase-Change Integrated Nanophotonic Structures with Graphene Heaters. *ACS Appl Mater Interfaces* 2020; **12**: 21827–21836.

24 Ríos C, Zhang Y, Shalaginov MY, Deckoff-Jones S, Wang H, An S *et al.* Multi-Level Electro-Thermal Switching of Optical Phase-Change Materials Using Graphene. *Adv Photo Res* 2021; **2**: 2000034.

25 Fang Z, Chen R, Zheng J, Khan AI, Neilson KM, Geiger SJ *et al.* Ultra-low-energy programmable non-volatile silicon photonics based on phase-change materials with graphene heaters. *Nat Nanotechnol* 2022; **17**: 842–848.

26 Erickson JR, Nobile NA, Vaz D, Vinod G, Ríos Ocampo CA, Zhang Y *et al.* Comparing the thermal performance and endurance of resistive and PIN silicon microheaters for phase-change photonic applications. *Opt Mater Express* 2023; **13**: 1677.

27 Ríos C, Du Q, Zhang Y, Popescu C-C, Shalaginov MY, Miller P *et al.* Ultra-compact nonvolatile phase shifter based on electrically reprogrammable transparent phase change materials. *PhotoniX* 2022; **3**: 26.

28 Zheng J, Fang Z, Wu C, Zhu S, Xu P, Doylend JK *et al.* Nonvolatile Electrically Reconfigurable Integrated Photonic Switch Enabled by a Silicon PIN Diode Heater. *Adv Mater* 2020; **32**: 2001218.

29 Zhou W, Dong B, Farmakidis N, Li X, Youngblood N, Huang K *et al.* In-memory photonic dot-product engine with electrically programmable weight banks. *Nat Commun* 2023; **14**: 2887.

30 Wei M, Li J, Chen Z, Tang B, Jia Z, Zhang P *et al.* Electrically programmable phase-change photonic memory for optical neural networks with nanoseconds in situ training capability. *Adv Photon* 2023; **5**. doi:10.11117/1.AP.5.4.046004.

31 Youngblood N, Talagrand C, Porter BF, Galante CG, Kneepkens S, Triggs G *et al.* Reconfigurable Low-Emissivity Optical Coating Using Ultrathin Phase Change Materials. *ACS Photonics* 2022; **9**: 90–100.

32 Zhang C, Wei M, Zheng J, Liu S, Cao H, Huang Y *et al.* Nonvolatile Multilevel Switching of Silicon Photonic Devices with In<sub>2</sub>O<sub>3</sub>/GST Segmented Structures. *Advanced Optical Materials* 2023; **11**: 2202748.

33 Tuma T, Pantazi A, Le Gallo M, Sebastian A, Eleftheriou E. Stochastic phase-change neurons. *Nature Nanotech* 2016; **11**: 693–699.

34 Xia J, Wang T, Wang Z, Gong J, Dong Y, Yang R *et al.* Seven Bit Nonvolatile Electrically Programmable Photonics Based on Phase-Change Materials for Image Recognition. *ACS Photonics* 2024; : acsphotonics.3c01598.

35 Chen R, Tara V, Choi M, Duta J, Sim J, Ye J *et al.* Deterministic quasi-continuous tuning of phase-change material integrated on a high-volume 300-mm silicon photonics platform. 2023. doi:10.21203/rs.3.rs-3724247/v1.

36 Meng J, Gui Y, Nouri BM, Ma X, Zhang Y, Popescu C-C *et al.* Electrical programmable multilevel nonvolatile photonic random-access memory. *Light Sci Appl* 2023; **12**: 189.

37 Zhang H, Zhou L, Lu L, Xu J, Wang N, Hu H *et al.* Miniature Multilevel Optical Memristive Switch Using Phase Change Material. *ACS Photonics* 2019; **6**: 2205–2212.

38 Wu C, Deng H, Huang Y-S, Yu H, Takeuchi I, Ríos Ocampo CA *et al.* Freeform direct-write and rewritable photonic integrated circuits in phase-change thin films. *Sci Adv* 2024; **10**: eadk1361.

39 Vasquez-Aza F, Sun H, Lian C, Huang Y, Vitale S, Takeuchi I *et al.* Maximizing the Thermal Performance of Microheaters for Non-Volatile Phase Change Photonics: A Comparative Study of Pulse Width Parameter Effects. In: *IEEE Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (ITHERM)*. IEEE: Denver, CO, 2024.

40 Pavlidis G, Kendig D, Yates L, Graham S. Improving the Transient Thermal Characterization of GaN HEMTs. In: *2018 17th IEEE Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (ITHERM)*. IEEE: San Diego, CA, 2018, pp 208–213.

41 Xiuping Chen, Donmezer FN, Kumar S, Graham S. A Numerical Study on Comparing the Active and Passive Cooling of AlGaN/GaN HEMTs. *IEEE Trans Electron Devices* 2014; **61**: 4056–4061.

42 Jeong C, Datta S, Lundstrom M. Thermal conductivity of bulk and thin-film silicon: A Landauer approach. *Journal of Applied Physics* 2012; **111**: 093708.

43 Li C, Bao X, Xu J, Zhang Y, Li X. Optical characterization of GaN/AlGaN bilayer by transmission and reflection spectra. *Journal of Applied Physics* 2010; **108**: 063104.

44 Martinez De Aguirre Jokisch B, Christiansen RE, Sigmund O. Topology optimization framework for designing efficient thermo-optical phase shifters. *J Opt Soc Am B* 2024; **41**: A18.

45 Zhang Y, Chou JB, Li J, Li H, Du Q, Yadav A *et al.* Broadband transparent optical phase change materials for high-performance nonvolatile photonics. *Nat Commun* 2019; **10**: 4279.

46 Aryana K, Zhang Y, Tomko JA, Hoque MSB, Hoglund ER, Olson DH *et al.* Suppressed electronic contribution in thermal conductivity of Ge<sub>2</sub>Sb<sub>2</sub>Se<sub>4</sub>Te. *Nat Commun* 2021; **12**: 7187.

47 Farzaneh M, Maize K, Lüerßen D, Summers JA, Mayer PM, Raad PE *et al.* CCD-based thermoreflectance microscopy: principles and applications. *J Phys D: Appl Phys* 2009; **42**: 143001.

48 Maize K, Pavlidis G, Heller E, Yates L, Kendig D, Graham S *et al.* High Resolution Thermal Characterization and Simulation of Power AlGaN/GaN HEMTs Using Micro-Raman Thermography and 800 Picosecond Transient Thermoreflectance Imaging. In: *2014 IEEE Compound Semiconductor Integrated Circuit Symposium (CSICS)*. IEEE: La Jolla, CA, USA, 2014, pp 1–8.

## Supplementary Files

This is a list of supplementary files associated with this preprint. Click to download.

- [supplementaryfinal.pdf](#)